blob: e17de90ba6c6a497bb58dcff3b1deb902c9beb1f [file] [log] [blame]
Doug Thompson2bc65412009-05-04 20:11:14 +02001#include "amd64_edac.h"
Andreas Herrmann23ac4ae2010-09-17 18:03:43 +02002#include <asm/amd_nb.h>
Doug Thompson2bc65412009-05-04 20:11:14 +02003
4static struct edac_pci_ctl_info *amd64_ctl_pci;
5
6static int report_gart_errors;
7module_param(report_gart_errors, int, 0644);
8
9/*
10 * Set by command line parameter. If BIOS has enabled the ECC, this override is
11 * cleared to prevent re-enabling the hardware by this driver.
12 */
13static int ecc_enable_override;
14module_param(ecc_enable_override, int, 0644);
15
Tejun Heoa29d8b82010-02-02 14:39:15 +090016static struct msr __percpu *msrs;
Borislav Petkov50542252009-12-11 18:14:40 +010017
Borislav Petkov360b7f32010-10-15 19:25:38 +020018/*
19 * count successfully initialized driver instances for setup_pci_device()
20 */
21static atomic_t drv_instances = ATOMIC_INIT(0);
22
Borislav Petkovcc4d8862010-10-13 16:11:59 +020023/* Per-node driver instances */
24static struct mem_ctl_info **mcis;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +020025static struct ecc_settings **ecc_stngs;
Doug Thompson2bc65412009-05-04 20:11:14 +020026
27/*
Borislav Petkovb70ef012009-06-25 19:32:38 +020028 * Valid scrub rates for the K8 hardware memory scrubber. We map the scrubbing
29 * bandwidth to a valid bit pattern. The 'set' operation finds the 'matching-
30 * or higher value'.
31 *
32 *FIXME: Produce a better mapping/linearisation.
33 */
Borislav Petkov39094442010-11-24 19:52:09 +010034struct scrubrate {
35 u32 scrubval; /* bit pattern for scrub rate */
36 u32 bandwidth; /* bandwidth consumed (bytes/sec) */
37} scrubrates[] = {
Borislav Petkovb70ef012009-06-25 19:32:38 +020038 { 0x01, 1600000000UL},
39 { 0x02, 800000000UL},
40 { 0x03, 400000000UL},
41 { 0x04, 200000000UL},
42 { 0x05, 100000000UL},
43 { 0x06, 50000000UL},
44 { 0x07, 25000000UL},
45 { 0x08, 12284069UL},
46 { 0x09, 6274509UL},
47 { 0x0A, 3121951UL},
48 { 0x0B, 1560975UL},
49 { 0x0C, 781440UL},
50 { 0x0D, 390720UL},
51 { 0x0E, 195300UL},
52 { 0x0F, 97650UL},
53 { 0x10, 48854UL},
54 { 0x11, 24427UL},
55 { 0x12, 12213UL},
56 { 0x13, 6101UL},
57 { 0x14, 3051UL},
58 { 0x15, 1523UL},
59 { 0x16, 761UL},
60 { 0x00, 0UL}, /* scrubbing off */
61};
62
Borislav Petkovb2b0c602010-10-08 18:32:29 +020063static int __amd64_read_pci_cfg_dword(struct pci_dev *pdev, int offset,
64 u32 *val, const char *func)
65{
66 int err = 0;
67
68 err = pci_read_config_dword(pdev, offset, val);
69 if (err)
70 amd64_warn("%s: error reading F%dx%03x.\n",
71 func, PCI_FUNC(pdev->devfn), offset);
72
73 return err;
74}
75
76int __amd64_write_pci_cfg_dword(struct pci_dev *pdev, int offset,
77 u32 val, const char *func)
78{
79 int err = 0;
80
81 err = pci_write_config_dword(pdev, offset, val);
82 if (err)
83 amd64_warn("%s: error writing to F%dx%03x.\n",
84 func, PCI_FUNC(pdev->devfn), offset);
85
86 return err;
87}
88
89/*
90 *
91 * Depending on the family, F2 DCT reads need special handling:
92 *
93 * K8: has a single DCT only
94 *
95 * F10h: each DCT has its own set of regs
96 * DCT0 -> F2x040..
97 * DCT1 -> F2x140..
98 *
99 * F15h: we select which DCT we access using F1x10C[DctCfgSel]
100 *
101 */
102static int k8_read_dct_pci_cfg(struct amd64_pvt *pvt, int addr, u32 *val,
103 const char *func)
104{
105 if (addr >= 0x100)
106 return -EINVAL;
107
108 return __amd64_read_pci_cfg_dword(pvt->F2, addr, val, func);
109}
110
111static int f10_read_dct_pci_cfg(struct amd64_pvt *pvt, int addr, u32 *val,
112 const char *func)
113{
114 return __amd64_read_pci_cfg_dword(pvt->F2, addr, val, func);
115}
116
117static int f15_read_dct_pci_cfg(struct amd64_pvt *pvt, int addr, u32 *val,
118 const char *func)
119{
120 u32 reg = 0;
121 u8 dct = 0;
122
123 if (addr >= 0x140 && addr <= 0x1a0) {
124 dct = 1;
125 addr -= 0x100;
126 }
127
128 amd64_read_pci_cfg(pvt->F1, DCT_CFG_SEL, &reg);
129 reg &= 0xfffffffe;
130 reg |= dct;
131 amd64_write_pci_cfg(pvt->F1, DCT_CFG_SEL, reg);
132
133 return __amd64_read_pci_cfg_dword(pvt->F2, addr, val, func);
134}
135
Borislav Petkovb70ef012009-06-25 19:32:38 +0200136/*
Doug Thompson2bc65412009-05-04 20:11:14 +0200137 * Memory scrubber control interface. For K8, memory scrubbing is handled by
138 * hardware and can involve L2 cache, dcache as well as the main memory. With
139 * F10, this is extended to L3 cache scrubbing on CPU models sporting that
140 * functionality.
141 *
142 * This causes the "units" for the scrubbing speed to vary from 64 byte blocks
143 * (dram) over to cache lines. This is nasty, so we will use bandwidth in
144 * bytes/sec for the setting.
145 *
146 * Currently, we only do dram scrubbing. If the scrubbing is done in software on
147 * other archs, we might not have access to the caches directly.
148 */
149
150/*
151 * scan the scrub rate mapping table for a close or matching bandwidth value to
152 * issue. If requested is too big, then use last maximum value found.
153 */
Borislav Petkov395ae782010-10-01 18:38:19 +0200154static int __amd64_set_scrub_rate(struct pci_dev *ctl, u32 new_bw, u32 min_rate)
Doug Thompson2bc65412009-05-04 20:11:14 +0200155{
156 u32 scrubval;
157 int i;
158
159 /*
160 * map the configured rate (new_bw) to a value specific to the AMD64
161 * memory controller and apply to register. Search for the first
162 * bandwidth entry that is greater or equal than the setting requested
163 * and program that. If at last entry, turn off DRAM scrubbing.
164 */
165 for (i = 0; i < ARRAY_SIZE(scrubrates); i++) {
166 /*
167 * skip scrub rates which aren't recommended
168 * (see F10 BKDG, F3x58)
169 */
Borislav Petkov395ae782010-10-01 18:38:19 +0200170 if (scrubrates[i].scrubval < min_rate)
Doug Thompson2bc65412009-05-04 20:11:14 +0200171 continue;
172
173 if (scrubrates[i].bandwidth <= new_bw)
174 break;
175
176 /*
177 * if no suitable bandwidth found, turn off DRAM scrubbing
178 * entirely by falling back to the last element in the
179 * scrubrates array.
180 */
181 }
182
183 scrubval = scrubrates[i].scrubval;
Doug Thompson2bc65412009-05-04 20:11:14 +0200184
Borislav Petkov5980bb92011-01-07 16:26:49 +0100185 pci_write_bits32(ctl, SCRCTRL, scrubval, 0x001F);
Doug Thompson2bc65412009-05-04 20:11:14 +0200186
Borislav Petkov39094442010-11-24 19:52:09 +0100187 if (scrubval)
188 return scrubrates[i].bandwidth;
189
Doug Thompson2bc65412009-05-04 20:11:14 +0200190 return 0;
191}
192
Borislav Petkov395ae782010-10-01 18:38:19 +0200193static int amd64_set_scrub_rate(struct mem_ctl_info *mci, u32 bw)
Doug Thompson2bc65412009-05-04 20:11:14 +0200194{
195 struct amd64_pvt *pvt = mci->pvt_info;
Borislav Petkov87b3e0e2011-01-19 20:02:38 +0100196 u32 min_scrubrate = 0x5;
Doug Thompson2bc65412009-05-04 20:11:14 +0200197
Borislav Petkov87b3e0e2011-01-19 20:02:38 +0100198 if (boot_cpu_data.x86 == 0xf)
199 min_scrubrate = 0x0;
200
201 return __amd64_set_scrub_rate(pvt->F3, bw, min_scrubrate);
Doug Thompson2bc65412009-05-04 20:11:14 +0200202}
203
Borislav Petkov39094442010-11-24 19:52:09 +0100204static int amd64_get_scrub_rate(struct mem_ctl_info *mci)
Doug Thompson2bc65412009-05-04 20:11:14 +0200205{
206 struct amd64_pvt *pvt = mci->pvt_info;
207 u32 scrubval = 0;
Borislav Petkov39094442010-11-24 19:52:09 +0100208 int i, retval = -EINVAL;
Doug Thompson2bc65412009-05-04 20:11:14 +0200209
Borislav Petkov5980bb92011-01-07 16:26:49 +0100210 amd64_read_pci_cfg(pvt->F3, SCRCTRL, &scrubval);
Doug Thompson2bc65412009-05-04 20:11:14 +0200211
212 scrubval = scrubval & 0x001F;
213
Roel Kluin926311f2010-01-11 20:58:21 +0100214 for (i = 0; i < ARRAY_SIZE(scrubrates); i++) {
Doug Thompson2bc65412009-05-04 20:11:14 +0200215 if (scrubrates[i].scrubval == scrubval) {
Borislav Petkov39094442010-11-24 19:52:09 +0100216 retval = scrubrates[i].bandwidth;
Doug Thompson2bc65412009-05-04 20:11:14 +0200217 break;
218 }
219 }
Borislav Petkov39094442010-11-24 19:52:09 +0100220 return retval;
Doug Thompson2bc65412009-05-04 20:11:14 +0200221}
222
Doug Thompson67757632009-04-27 15:53:22 +0200223/*
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200224 * returns true if the SysAddr given by sys_addr matches the
225 * DRAM base/limit associated with node_id
Doug Thompson67757632009-04-27 15:53:22 +0200226 */
Borislav Petkovb487c332011-02-21 18:55:00 +0100227static bool amd64_base_limit_match(struct amd64_pvt *pvt, u64 sys_addr,
228 unsigned nid)
Doug Thompson67757632009-04-27 15:53:22 +0200229{
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200230 u64 addr;
Doug Thompson67757632009-04-27 15:53:22 +0200231
232 /* The K8 treats this as a 40-bit value. However, bits 63-40 will be
233 * all ones if the most significant implemented address bit is 1.
234 * Here we discard bits 63-40. See section 3.4.2 of AMD publication
235 * 24592: AMD x86-64 Architecture Programmer's Manual Volume 1
236 * Application Programming.
237 */
238 addr = sys_addr & 0x000000ffffffffffull;
239
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200240 return ((addr >= get_dram_base(pvt, nid)) &&
241 (addr <= get_dram_limit(pvt, nid)));
Doug Thompson67757632009-04-27 15:53:22 +0200242}
243
244/*
245 * Attempt to map a SysAddr to a node. On success, return a pointer to the
246 * mem_ctl_info structure for the node that the SysAddr maps to.
247 *
248 * On failure, return NULL.
249 */
250static struct mem_ctl_info *find_mc_by_sys_addr(struct mem_ctl_info *mci,
251 u64 sys_addr)
252{
253 struct amd64_pvt *pvt;
Borislav Petkovb487c332011-02-21 18:55:00 +0100254 unsigned node_id;
Doug Thompson67757632009-04-27 15:53:22 +0200255 u32 intlv_en, bits;
256
257 /*
258 * Here we use the DRAM Base (section 3.4.4.1) and DRAM Limit (section
259 * 3.4.4.2) registers to map the SysAddr to a node ID.
260 */
261 pvt = mci->pvt_info;
262
263 /*
264 * The value of this field should be the same for all DRAM Base
265 * registers. Therefore we arbitrarily choose to read it from the
266 * register for node 0.
267 */
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200268 intlv_en = dram_intlv_en(pvt, 0);
Doug Thompson67757632009-04-27 15:53:22 +0200269
270 if (intlv_en == 0) {
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200271 for (node_id = 0; node_id < DRAM_RANGES; node_id++) {
Doug Thompson67757632009-04-27 15:53:22 +0200272 if (amd64_base_limit_match(pvt, sys_addr, node_id))
Borislav Petkov8edc5442009-09-18 12:39:19 +0200273 goto found;
Doug Thompson67757632009-04-27 15:53:22 +0200274 }
Borislav Petkov8edc5442009-09-18 12:39:19 +0200275 goto err_no_match;
Doug Thompson67757632009-04-27 15:53:22 +0200276 }
277
Borislav Petkov72f158f2009-09-18 12:27:27 +0200278 if (unlikely((intlv_en != 0x01) &&
279 (intlv_en != 0x03) &&
280 (intlv_en != 0x07))) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200281 amd64_warn("DRAM Base[IntlvEn] junk value: 0x%x, BIOS bug?\n", intlv_en);
Doug Thompson67757632009-04-27 15:53:22 +0200282 return NULL;
283 }
284
285 bits = (((u32) sys_addr) >> 12) & intlv_en;
286
287 for (node_id = 0; ; ) {
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200288 if ((dram_intlv_sel(pvt, node_id) & intlv_en) == bits)
Doug Thompson67757632009-04-27 15:53:22 +0200289 break; /* intlv_sel field matches */
290
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200291 if (++node_id >= DRAM_RANGES)
Doug Thompson67757632009-04-27 15:53:22 +0200292 goto err_no_match;
293 }
294
295 /* sanity test for sys_addr */
296 if (unlikely(!amd64_base_limit_match(pvt, sys_addr, node_id))) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200297 amd64_warn("%s: sys_addr 0x%llx falls outside base/limit address"
298 "range for node %d with node interleaving enabled.\n",
299 __func__, sys_addr, node_id);
Doug Thompson67757632009-04-27 15:53:22 +0200300 return NULL;
301 }
302
303found:
Borislav Petkovb487c332011-02-21 18:55:00 +0100304 return edac_mc_find((int)node_id);
Doug Thompson67757632009-04-27 15:53:22 +0200305
306err_no_match:
307 debugf2("sys_addr 0x%lx doesn't match any node\n",
308 (unsigned long)sys_addr);
309
310 return NULL;
311}
Doug Thompsone2ce7252009-04-27 15:57:12 +0200312
313/*
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100314 * compute the CS base address of the @csrow on the DRAM controller @dct.
315 * For details see F2x[5C:40] in the processor's BKDG
Doug Thompsone2ce7252009-04-27 15:57:12 +0200316 */
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100317static void get_cs_base_and_mask(struct amd64_pvt *pvt, int csrow, u8 dct,
318 u64 *base, u64 *mask)
Doug Thompsone2ce7252009-04-27 15:57:12 +0200319{
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100320 u64 csbase, csmask, base_bits, mask_bits;
321 u8 addr_shift;
322
323 if (boot_cpu_data.x86 == 0xf && pvt->ext_model < K8_REV_F) {
324 csbase = pvt->csels[dct].csbases[csrow];
325 csmask = pvt->csels[dct].csmasks[csrow];
326 base_bits = GENMASK(21, 31) | GENMASK(9, 15);
327 mask_bits = GENMASK(21, 29) | GENMASK(9, 15);
328 addr_shift = 4;
329 } else {
330 csbase = pvt->csels[dct].csbases[csrow];
331 csmask = pvt->csels[dct].csmasks[csrow >> 1];
332 addr_shift = 8;
333
334 if (boot_cpu_data.x86 == 0x15)
335 base_bits = mask_bits = GENMASK(19,30) | GENMASK(5,13);
336 else
337 base_bits = mask_bits = GENMASK(19,28) | GENMASK(5,13);
338 }
339
340 *base = (csbase & base_bits) << addr_shift;
341
342 *mask = ~0ULL;
343 /* poke holes for the csmask */
344 *mask &= ~(mask_bits << addr_shift);
345 /* OR them in */
346 *mask |= (csmask & mask_bits) << addr_shift;
Doug Thompsone2ce7252009-04-27 15:57:12 +0200347}
348
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100349#define for_each_chip_select(i, dct, pvt) \
350 for (i = 0; i < pvt->csels[dct].b_cnt; i++)
Doug Thompsone2ce7252009-04-27 15:57:12 +0200351
Borislav Petkov614ec9d2011-01-13 18:02:22 +0100352#define chip_select_base(i, dct, pvt) \
353 pvt->csels[dct].csbases[i]
354
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100355#define for_each_chip_select_mask(i, dct, pvt) \
356 for (i = 0; i < pvt->csels[dct].m_cnt; i++)
Doug Thompsone2ce7252009-04-27 15:57:12 +0200357
358/*
359 * @input_addr is an InputAddr associated with the node given by mci. Return the
360 * csrow that input_addr maps to, or -1 on failure (no csrow claims input_addr).
361 */
362static int input_addr_to_csrow(struct mem_ctl_info *mci, u64 input_addr)
363{
364 struct amd64_pvt *pvt;
365 int csrow;
366 u64 base, mask;
367
368 pvt = mci->pvt_info;
369
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100370 for_each_chip_select(csrow, 0, pvt) {
371 if (!csrow_enabled(csrow, 0, pvt))
Doug Thompsone2ce7252009-04-27 15:57:12 +0200372 continue;
373
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100374 get_cs_base_and_mask(pvt, csrow, 0, &base, &mask);
375
376 mask = ~mask;
Doug Thompsone2ce7252009-04-27 15:57:12 +0200377
378 if ((input_addr & mask) == (base & mask)) {
379 debugf2("InputAddr 0x%lx matches csrow %d (node %d)\n",
380 (unsigned long)input_addr, csrow,
381 pvt->mc_node_id);
382
383 return csrow;
384 }
385 }
Doug Thompsone2ce7252009-04-27 15:57:12 +0200386 debugf2("no matching csrow for InputAddr 0x%lx (MC node %d)\n",
387 (unsigned long)input_addr, pvt->mc_node_id);
388
389 return -1;
390}
391
392/*
Doug Thompsone2ce7252009-04-27 15:57:12 +0200393 * Obtain info from the DRAM Hole Address Register (section 3.4.8, pub #26094)
394 * for the node represented by mci. Info is passed back in *hole_base,
395 * *hole_offset, and *hole_size. Function returns 0 if info is valid or 1 if
396 * info is invalid. Info may be invalid for either of the following reasons:
397 *
398 * - The revision of the node is not E or greater. In this case, the DRAM Hole
399 * Address Register does not exist.
400 *
401 * - The DramHoleValid bit is cleared in the DRAM Hole Address Register,
402 * indicating that its contents are not valid.
403 *
404 * The values passed back in *hole_base, *hole_offset, and *hole_size are
405 * complete 32-bit values despite the fact that the bitfields in the DHAR
406 * only represent bits 31-24 of the base and offset values.
407 */
408int amd64_get_dram_hole_info(struct mem_ctl_info *mci, u64 *hole_base,
409 u64 *hole_offset, u64 *hole_size)
410{
411 struct amd64_pvt *pvt = mci->pvt_info;
412 u64 base;
413
414 /* only revE and later have the DRAM Hole Address Register */
Borislav Petkov1433eb92009-10-21 13:44:36 +0200415 if (boot_cpu_data.x86 == 0xf && pvt->ext_model < K8_REV_E) {
Doug Thompsone2ce7252009-04-27 15:57:12 +0200416 debugf1(" revision %d for node %d does not support DHAR\n",
417 pvt->ext_model, pvt->mc_node_id);
418 return 1;
419 }
420
Borislav Petkovbc21fa52010-11-11 17:29:13 +0100421 /* valid for Fam10h and above */
Borislav Petkovc8e518d2010-12-10 19:49:19 +0100422 if (boot_cpu_data.x86 >= 0x10 && !dhar_mem_hoist_valid(pvt)) {
Doug Thompsone2ce7252009-04-27 15:57:12 +0200423 debugf1(" Dram Memory Hoisting is DISABLED on this system\n");
424 return 1;
425 }
426
Borislav Petkovc8e518d2010-12-10 19:49:19 +0100427 if (!dhar_valid(pvt)) {
Doug Thompsone2ce7252009-04-27 15:57:12 +0200428 debugf1(" Dram Memory Hoisting is DISABLED on this node %d\n",
429 pvt->mc_node_id);
430 return 1;
431 }
432
433 /* This node has Memory Hoisting */
434
435 /* +------------------+--------------------+--------------------+-----
436 * | memory | DRAM hole | relocated |
437 * | [0, (x - 1)] | [x, 0xffffffff] | addresses from |
438 * | | | DRAM hole |
439 * | | | [0x100000000, |
440 * | | | (0x100000000+ |
441 * | | | (0xffffffff-x))] |
442 * +------------------+--------------------+--------------------+-----
443 *
444 * Above is a diagram of physical memory showing the DRAM hole and the
445 * relocated addresses from the DRAM hole. As shown, the DRAM hole
446 * starts at address x (the base address) and extends through address
447 * 0xffffffff. The DRAM Hole Address Register (DHAR) relocates the
448 * addresses in the hole so that they start at 0x100000000.
449 */
450
Borislav Petkovbc21fa52010-11-11 17:29:13 +0100451 base = dhar_base(pvt);
Doug Thompsone2ce7252009-04-27 15:57:12 +0200452
453 *hole_base = base;
454 *hole_size = (0x1ull << 32) - base;
455
456 if (boot_cpu_data.x86 > 0xf)
Borislav Petkovbc21fa52010-11-11 17:29:13 +0100457 *hole_offset = f10_dhar_offset(pvt);
Doug Thompsone2ce7252009-04-27 15:57:12 +0200458 else
Borislav Petkovbc21fa52010-11-11 17:29:13 +0100459 *hole_offset = k8_dhar_offset(pvt);
Doug Thompsone2ce7252009-04-27 15:57:12 +0200460
461 debugf1(" DHAR info for node %d base 0x%lx offset 0x%lx size 0x%lx\n",
462 pvt->mc_node_id, (unsigned long)*hole_base,
463 (unsigned long)*hole_offset, (unsigned long)*hole_size);
464
465 return 0;
466}
467EXPORT_SYMBOL_GPL(amd64_get_dram_hole_info);
468
Doug Thompson93c2df52009-05-04 20:46:50 +0200469/*
470 * Return the DramAddr that the SysAddr given by @sys_addr maps to. It is
471 * assumed that sys_addr maps to the node given by mci.
472 *
473 * The first part of section 3.4.4 (p. 70) shows how the DRAM Base (section
474 * 3.4.4.1) and DRAM Limit (section 3.4.4.2) registers are used to translate a
475 * SysAddr to a DramAddr. If the DRAM Hole Address Register (DHAR) is enabled,
476 * then it is also involved in translating a SysAddr to a DramAddr. Sections
477 * 3.4.8 and 3.5.8.2 describe the DHAR and how it is used for memory hoisting.
478 * These parts of the documentation are unclear. I interpret them as follows:
479 *
480 * When node n receives a SysAddr, it processes the SysAddr as follows:
481 *
482 * 1. It extracts the DRAMBase and DRAMLimit values from the DRAM Base and DRAM
483 * Limit registers for node n. If the SysAddr is not within the range
484 * specified by the base and limit values, then node n ignores the Sysaddr
485 * (since it does not map to node n). Otherwise continue to step 2 below.
486 *
487 * 2. If the DramHoleValid bit of the DHAR for node n is clear, the DHAR is
488 * disabled so skip to step 3 below. Otherwise see if the SysAddr is within
489 * the range of relocated addresses (starting at 0x100000000) from the DRAM
490 * hole. If not, skip to step 3 below. Else get the value of the
491 * DramHoleOffset field from the DHAR. To obtain the DramAddr, subtract the
492 * offset defined by this value from the SysAddr.
493 *
494 * 3. Obtain the base address for node n from the DRAMBase field of the DRAM
495 * Base register for node n. To obtain the DramAddr, subtract the base
496 * address from the SysAddr, as shown near the start of section 3.4.4 (p.70).
497 */
498static u64 sys_addr_to_dram_addr(struct mem_ctl_info *mci, u64 sys_addr)
499{
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200500 struct amd64_pvt *pvt = mci->pvt_info;
Doug Thompson93c2df52009-05-04 20:46:50 +0200501 u64 dram_base, hole_base, hole_offset, hole_size, dram_addr;
502 int ret = 0;
503
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200504 dram_base = get_dram_base(pvt, pvt->mc_node_id);
Doug Thompson93c2df52009-05-04 20:46:50 +0200505
506 ret = amd64_get_dram_hole_info(mci, &hole_base, &hole_offset,
507 &hole_size);
508 if (!ret) {
509 if ((sys_addr >= (1ull << 32)) &&
510 (sys_addr < ((1ull << 32) + hole_size))) {
511 /* use DHAR to translate SysAddr to DramAddr */
512 dram_addr = sys_addr - hole_offset;
513
514 debugf2("using DHAR to translate SysAddr 0x%lx to "
515 "DramAddr 0x%lx\n",
516 (unsigned long)sys_addr,
517 (unsigned long)dram_addr);
518
519 return dram_addr;
520 }
521 }
522
523 /*
524 * Translate the SysAddr to a DramAddr as shown near the start of
525 * section 3.4.4 (p. 70). Although sys_addr is a 64-bit value, the k8
526 * only deals with 40-bit values. Therefore we discard bits 63-40 of
527 * sys_addr below. If bit 39 of sys_addr is 1 then the bits we
528 * discard are all 1s. Otherwise the bits we discard are all 0s. See
529 * section 3.4.2 of AMD publication 24592: AMD x86-64 Architecture
530 * Programmer's Manual Volume 1 Application Programming.
531 */
Borislav Petkovf678b8c2010-12-13 19:21:07 +0100532 dram_addr = (sys_addr & GENMASK(0, 39)) - dram_base;
Doug Thompson93c2df52009-05-04 20:46:50 +0200533
534 debugf2("using DRAM Base register to translate SysAddr 0x%lx to "
535 "DramAddr 0x%lx\n", (unsigned long)sys_addr,
536 (unsigned long)dram_addr);
537 return dram_addr;
538}
539
540/*
541 * @intlv_en is the value of the IntlvEn field from a DRAM Base register
542 * (section 3.4.4.1). Return the number of bits from a SysAddr that are used
543 * for node interleaving.
544 */
545static int num_node_interleave_bits(unsigned intlv_en)
546{
547 static const int intlv_shift_table[] = { 0, 1, 0, 2, 0, 0, 0, 3 };
548 int n;
549
550 BUG_ON(intlv_en > 7);
551 n = intlv_shift_table[intlv_en];
552 return n;
553}
554
555/* Translate the DramAddr given by @dram_addr to an InputAddr. */
556static u64 dram_addr_to_input_addr(struct mem_ctl_info *mci, u64 dram_addr)
557{
558 struct amd64_pvt *pvt;
559 int intlv_shift;
560 u64 input_addr;
561
562 pvt = mci->pvt_info;
563
564 /*
565 * See the start of section 3.4.4 (p. 70, BKDG #26094, K8, revA-E)
566 * concerning translating a DramAddr to an InputAddr.
567 */
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200568 intlv_shift = num_node_interleave_bits(dram_intlv_en(pvt, 0));
Borislav Petkovf678b8c2010-12-13 19:21:07 +0100569 input_addr = ((dram_addr >> intlv_shift) & GENMASK(12, 35)) +
570 (dram_addr & 0xfff);
Doug Thompson93c2df52009-05-04 20:46:50 +0200571
572 debugf2(" Intlv Shift=%d DramAddr=0x%lx maps to InputAddr=0x%lx\n",
573 intlv_shift, (unsigned long)dram_addr,
574 (unsigned long)input_addr);
575
576 return input_addr;
577}
578
579/*
580 * Translate the SysAddr represented by @sys_addr to an InputAddr. It is
581 * assumed that @sys_addr maps to the node given by mci.
582 */
583static u64 sys_addr_to_input_addr(struct mem_ctl_info *mci, u64 sys_addr)
584{
585 u64 input_addr;
586
587 input_addr =
588 dram_addr_to_input_addr(mci, sys_addr_to_dram_addr(mci, sys_addr));
589
590 debugf2("SysAdddr 0x%lx translates to InputAddr 0x%lx\n",
591 (unsigned long)sys_addr, (unsigned long)input_addr);
592
593 return input_addr;
594}
595
596
597/*
598 * @input_addr is an InputAddr associated with the node represented by mci.
599 * Translate @input_addr to a DramAddr and return the result.
600 */
601static u64 input_addr_to_dram_addr(struct mem_ctl_info *mci, u64 input_addr)
602{
603 struct amd64_pvt *pvt;
Borislav Petkovb487c332011-02-21 18:55:00 +0100604 unsigned node_id, intlv_shift;
Doug Thompson93c2df52009-05-04 20:46:50 +0200605 u64 bits, dram_addr;
606 u32 intlv_sel;
607
608 /*
609 * Near the start of section 3.4.4 (p. 70, BKDG #26094, K8, revA-E)
610 * shows how to translate a DramAddr to an InputAddr. Here we reverse
611 * this procedure. When translating from a DramAddr to an InputAddr, the
612 * bits used for node interleaving are discarded. Here we recover these
613 * bits from the IntlvSel field of the DRAM Limit register (section
614 * 3.4.4.2) for the node that input_addr is associated with.
615 */
616 pvt = mci->pvt_info;
617 node_id = pvt->mc_node_id;
Borislav Petkovb487c332011-02-21 18:55:00 +0100618
619 BUG_ON(node_id > 7);
Doug Thompson93c2df52009-05-04 20:46:50 +0200620
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200621 intlv_shift = num_node_interleave_bits(dram_intlv_en(pvt, 0));
Doug Thompson93c2df52009-05-04 20:46:50 +0200622 if (intlv_shift == 0) {
623 debugf1(" InputAddr 0x%lx translates to DramAddr of "
624 "same value\n", (unsigned long)input_addr);
625
626 return input_addr;
627 }
628
Borislav Petkovf678b8c2010-12-13 19:21:07 +0100629 bits = ((input_addr & GENMASK(12, 35)) << intlv_shift) +
630 (input_addr & 0xfff);
Doug Thompson93c2df52009-05-04 20:46:50 +0200631
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200632 intlv_sel = dram_intlv_sel(pvt, node_id) & ((1 << intlv_shift) - 1);
Doug Thompson93c2df52009-05-04 20:46:50 +0200633 dram_addr = bits + (intlv_sel << 12);
634
635 debugf1("InputAddr 0x%lx translates to DramAddr 0x%lx "
636 "(%d node interleave bits)\n", (unsigned long)input_addr,
637 (unsigned long)dram_addr, intlv_shift);
638
639 return dram_addr;
640}
641
642/*
643 * @dram_addr is a DramAddr that maps to the node represented by mci. Convert
644 * @dram_addr to a SysAddr.
645 */
646static u64 dram_addr_to_sys_addr(struct mem_ctl_info *mci, u64 dram_addr)
647{
648 struct amd64_pvt *pvt = mci->pvt_info;
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200649 u64 hole_base, hole_offset, hole_size, base, sys_addr;
Doug Thompson93c2df52009-05-04 20:46:50 +0200650 int ret = 0;
651
652 ret = amd64_get_dram_hole_info(mci, &hole_base, &hole_offset,
653 &hole_size);
654 if (!ret) {
655 if ((dram_addr >= hole_base) &&
656 (dram_addr < (hole_base + hole_size))) {
657 sys_addr = dram_addr + hole_offset;
658
659 debugf1("using DHAR to translate DramAddr 0x%lx to "
660 "SysAddr 0x%lx\n", (unsigned long)dram_addr,
661 (unsigned long)sys_addr);
662
663 return sys_addr;
664 }
665 }
666
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200667 base = get_dram_base(pvt, pvt->mc_node_id);
Doug Thompson93c2df52009-05-04 20:46:50 +0200668 sys_addr = dram_addr + base;
669
670 /*
671 * The sys_addr we have computed up to this point is a 40-bit value
672 * because the k8 deals with 40-bit values. However, the value we are
673 * supposed to return is a full 64-bit physical address. The AMD
674 * x86-64 architecture specifies that the most significant implemented
675 * address bit through bit 63 of a physical address must be either all
676 * 0s or all 1s. Therefore we sign-extend the 40-bit sys_addr to a
677 * 64-bit value below. See section 3.4.2 of AMD publication 24592:
678 * AMD x86-64 Architecture Programmer's Manual Volume 1 Application
679 * Programming.
680 */
681 sys_addr |= ~((sys_addr & (1ull << 39)) - 1);
682
683 debugf1(" Node %d, DramAddr 0x%lx to SysAddr 0x%lx\n",
684 pvt->mc_node_id, (unsigned long)dram_addr,
685 (unsigned long)sys_addr);
686
687 return sys_addr;
688}
689
690/*
691 * @input_addr is an InputAddr associated with the node given by mci. Translate
692 * @input_addr to a SysAddr.
693 */
694static inline u64 input_addr_to_sys_addr(struct mem_ctl_info *mci,
695 u64 input_addr)
696{
697 return dram_addr_to_sys_addr(mci,
698 input_addr_to_dram_addr(mci, input_addr));
699}
700
701/*
702 * Find the minimum and maximum InputAddr values that map to the given @csrow.
703 * Pass back these values in *input_addr_min and *input_addr_max.
704 */
705static void find_csrow_limits(struct mem_ctl_info *mci, int csrow,
706 u64 *input_addr_min, u64 *input_addr_max)
707{
708 struct amd64_pvt *pvt;
709 u64 base, mask;
710
711 pvt = mci->pvt_info;
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100712 BUG_ON((csrow < 0) || (csrow >= pvt->csels[0].b_cnt));
Doug Thompson93c2df52009-05-04 20:46:50 +0200713
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100714 get_cs_base_and_mask(pvt, csrow, 0, &base, &mask);
Doug Thompson93c2df52009-05-04 20:46:50 +0200715
716 *input_addr_min = base & ~mask;
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100717 *input_addr_max = base | mask;
Doug Thompson93c2df52009-05-04 20:46:50 +0200718}
719
Doug Thompson93c2df52009-05-04 20:46:50 +0200720/* Map the Error address to a PAGE and PAGE OFFSET. */
721static inline void error_address_to_page_and_offset(u64 error_address,
722 u32 *page, u32 *offset)
723{
724 *page = (u32) (error_address >> PAGE_SHIFT);
725 *offset = ((u32) error_address) & ~PAGE_MASK;
726}
727
728/*
729 * @sys_addr is an error address (a SysAddr) extracted from the MCA NB Address
730 * Low (section 3.6.4.5) and MCA NB Address High (section 3.6.4.6) registers
731 * of a node that detected an ECC memory error. mci represents the node that
732 * the error address maps to (possibly different from the node that detected
733 * the error). Return the number of the csrow that sys_addr maps to, or -1 on
734 * error.
735 */
736static int sys_addr_to_csrow(struct mem_ctl_info *mci, u64 sys_addr)
737{
738 int csrow;
739
740 csrow = input_addr_to_csrow(mci, sys_addr_to_input_addr(mci, sys_addr));
741
742 if (csrow == -1)
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200743 amd64_mc_err(mci, "Failed to translate InputAddr to csrow for "
744 "address 0x%lx\n", (unsigned long)sys_addr);
Doug Thompson93c2df52009-05-04 20:46:50 +0200745 return csrow;
746}
Doug Thompsone2ce7252009-04-27 15:57:12 +0200747
Borislav Petkovbfc04ae2009-11-12 19:05:07 +0100748static int get_channel_from_ecc_syndrome(struct mem_ctl_info *, u16);
Doug Thompson2da11652009-04-27 16:09:09 +0200749
Doug Thompson2da11652009-04-27 16:09:09 +0200750/*
751 * Determine if the DIMMs have ECC enabled. ECC is enabled ONLY if all the DIMMs
752 * are ECC capable.
753 */
754static enum edac_type amd64_determine_edac_cap(struct amd64_pvt *pvt)
755{
Borislav Petkovcb328502010-12-22 14:28:24 +0100756 u8 bit;
Borislav Petkov584fcff2009-06-10 18:29:54 +0200757 enum dev_type edac_cap = EDAC_FLAG_NONE;
Doug Thompson2da11652009-04-27 16:09:09 +0200758
Borislav Petkov1433eb92009-10-21 13:44:36 +0200759 bit = (boot_cpu_data.x86 > 0xf || pvt->ext_model >= K8_REV_F)
Doug Thompson2da11652009-04-27 16:09:09 +0200760 ? 19
761 : 17;
762
Borislav Petkov584fcff2009-06-10 18:29:54 +0200763 if (pvt->dclr0 & BIT(bit))
Doug Thompson2da11652009-04-27 16:09:09 +0200764 edac_cap = EDAC_FLAG_SECDED;
765
766 return edac_cap;
767}
768
Borislav Petkov8c671752011-02-23 17:25:12 +0100769static void amd64_debug_display_dimm_sizes(struct amd64_pvt *, u8);
Doug Thompson2da11652009-04-27 16:09:09 +0200770
Borislav Petkov68798e12009-11-03 16:18:33 +0100771static void amd64_dump_dramcfg_low(u32 dclr, int chan)
772{
773 debugf1("F2x%d90 (DRAM Cfg Low): 0x%08x\n", chan, dclr);
774
775 debugf1(" DIMM type: %sbuffered; all DIMMs support ECC: %s\n",
776 (dclr & BIT(16)) ? "un" : "",
777 (dclr & BIT(19)) ? "yes" : "no");
778
779 debugf1(" PAR/ERR parity: %s\n",
780 (dclr & BIT(8)) ? "enabled" : "disabled");
781
Borislav Petkovcb328502010-12-22 14:28:24 +0100782 if (boot_cpu_data.x86 == 0x10)
783 debugf1(" DCT 128bit mode width: %s\n",
784 (dclr & BIT(11)) ? "128b" : "64b");
Borislav Petkov68798e12009-11-03 16:18:33 +0100785
786 debugf1(" x4 logical DIMMs present: L0: %s L1: %s L2: %s L3: %s\n",
787 (dclr & BIT(12)) ? "yes" : "no",
788 (dclr & BIT(13)) ? "yes" : "no",
789 (dclr & BIT(14)) ? "yes" : "no",
790 (dclr & BIT(15)) ? "yes" : "no");
791}
792
Doug Thompson2da11652009-04-27 16:09:09 +0200793/* Display and decode various NB registers for debug purposes. */
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200794static void dump_misc_regs(struct amd64_pvt *pvt)
Doug Thompson2da11652009-04-27 16:09:09 +0200795{
Borislav Petkov68798e12009-11-03 16:18:33 +0100796 debugf1("F3xE8 (NB Cap): 0x%08x\n", pvt->nbcap);
Doug Thompson2da11652009-04-27 16:09:09 +0200797
Borislav Petkov68798e12009-11-03 16:18:33 +0100798 debugf1(" NB two channel DRAM capable: %s\n",
Borislav Petkov5980bb92011-01-07 16:26:49 +0100799 (pvt->nbcap & NBCAP_DCT_DUAL) ? "yes" : "no");
Borislav Petkov68798e12009-11-03 16:18:33 +0100800
801 debugf1(" ECC capable: %s, ChipKill ECC capable: %s\n",
Borislav Petkov5980bb92011-01-07 16:26:49 +0100802 (pvt->nbcap & NBCAP_SECDED) ? "yes" : "no",
803 (pvt->nbcap & NBCAP_CHIPKILL) ? "yes" : "no");
Borislav Petkov68798e12009-11-03 16:18:33 +0100804
805 amd64_dump_dramcfg_low(pvt->dclr0, 0);
Doug Thompson2da11652009-04-27 16:09:09 +0200806
Borislav Petkov8de1d912009-10-16 13:39:30 +0200807 debugf1("F3xB0 (Online Spare): 0x%08x\n", pvt->online_spare);
Doug Thompson2da11652009-04-27 16:09:09 +0200808
Borislav Petkov8de1d912009-10-16 13:39:30 +0200809 debugf1("F1xF0 (DRAM Hole Address): 0x%08x, base: 0x%08x, "
810 "offset: 0x%08x\n",
Borislav Petkovbc21fa52010-11-11 17:29:13 +0100811 pvt->dhar, dhar_base(pvt),
812 (boot_cpu_data.x86 == 0xf) ? k8_dhar_offset(pvt)
813 : f10_dhar_offset(pvt));
Doug Thompson2da11652009-04-27 16:09:09 +0200814
Borislav Petkovc8e518d2010-12-10 19:49:19 +0100815 debugf1(" DramHoleValid: %s\n", dhar_valid(pvt) ? "yes" : "no");
Doug Thompson2da11652009-04-27 16:09:09 +0200816
Borislav Petkov8c671752011-02-23 17:25:12 +0100817 amd64_debug_display_dimm_sizes(pvt, 0);
Borislav Petkov4d796362011-02-03 15:59:57 +0100818
Borislav Petkov8de1d912009-10-16 13:39:30 +0200819 /* everything below this point is Fam10h and above */
Borislav Petkov4d796362011-02-03 15:59:57 +0100820 if (boot_cpu_data.x86 == 0xf)
Doug Thompson2da11652009-04-27 16:09:09 +0200821 return;
Borislav Petkov4d796362011-02-03 15:59:57 +0100822
Borislav Petkov8c671752011-02-23 17:25:12 +0100823 amd64_debug_display_dimm_sizes(pvt, 1);
Doug Thompson2da11652009-04-27 16:09:09 +0200824
Borislav Petkova3b7db02011-01-19 20:35:12 +0100825 amd64_info("using %s syndromes.\n", ((pvt->ecc_sym_sz == 8) ? "x8" : "x4"));
Borislav Petkovad6a32e2010-03-09 12:46:00 +0100826
Borislav Petkov8de1d912009-10-16 13:39:30 +0200827 /* Only if NOT ganged does dclr1 have valid info */
Borislav Petkov68798e12009-11-03 16:18:33 +0100828 if (!dct_ganging_enabled(pvt))
829 amd64_dump_dramcfg_low(pvt->dclr1, 1);
Doug Thompson2da11652009-04-27 16:09:09 +0200830}
831
Doug Thompson94be4bf2009-04-27 16:12:00 +0200832/*
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100833 * see BKDG, F2x[1,0][5C:40], F2[1,0][6C:60]
Doug Thompson94be4bf2009-04-27 16:12:00 +0200834 */
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100835static void prep_chip_selects(struct amd64_pvt *pvt)
Doug Thompson94be4bf2009-04-27 16:12:00 +0200836{
Borislav Petkov1433eb92009-10-21 13:44:36 +0200837 if (boot_cpu_data.x86 == 0xf && pvt->ext_model < K8_REV_F) {
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100838 pvt->csels[0].b_cnt = pvt->csels[1].b_cnt = 8;
839 pvt->csels[0].m_cnt = pvt->csels[1].m_cnt = 8;
Borislav Petkov9d858bb2009-09-21 14:35:51 +0200840 } else {
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100841 pvt->csels[0].b_cnt = pvt->csels[1].b_cnt = 8;
842 pvt->csels[0].m_cnt = pvt->csels[1].m_cnt = 4;
Doug Thompson94be4bf2009-04-27 16:12:00 +0200843 }
844}
845
846/*
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100847 * Function 2 Offset F10_DCSB0; read in the DCS Base and DCS Mask registers
Doug Thompson94be4bf2009-04-27 16:12:00 +0200848 */
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200849static void read_dct_base_mask(struct amd64_pvt *pvt)
Doug Thompson94be4bf2009-04-27 16:12:00 +0200850{
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100851 int cs;
Doug Thompson94be4bf2009-04-27 16:12:00 +0200852
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100853 prep_chip_selects(pvt);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200854
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100855 for_each_chip_select(cs, 0, pvt) {
Borislav Petkov71d2a322011-02-21 19:37:24 +0100856 int reg0 = DCSB0 + (cs * 4);
857 int reg1 = DCSB1 + (cs * 4);
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100858 u32 *base0 = &pvt->csels[0].csbases[cs];
859 u32 *base1 = &pvt->csels[1].csbases[cs];
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200860
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100861 if (!amd64_read_dct_pci_cfg(pvt, reg0, base0))
Doug Thompson94be4bf2009-04-27 16:12:00 +0200862 debugf0(" DCSB0[%d]=0x%08x reg: F2x%x\n",
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100863 cs, *base0, reg0);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200864
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100865 if (boot_cpu_data.x86 == 0xf || dct_ganging_enabled(pvt))
866 continue;
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200867
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100868 if (!amd64_read_dct_pci_cfg(pvt, reg1, base1))
869 debugf0(" DCSB1[%d]=0x%08x reg: F2x%x\n",
870 cs, *base1, reg1);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200871 }
872
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100873 for_each_chip_select_mask(cs, 0, pvt) {
Borislav Petkov71d2a322011-02-21 19:37:24 +0100874 int reg0 = DCSM0 + (cs * 4);
875 int reg1 = DCSM1 + (cs * 4);
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100876 u32 *mask0 = &pvt->csels[0].csmasks[cs];
877 u32 *mask1 = &pvt->csels[1].csmasks[cs];
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200878
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100879 if (!amd64_read_dct_pci_cfg(pvt, reg0, mask0))
Doug Thompson94be4bf2009-04-27 16:12:00 +0200880 debugf0(" DCSM0[%d]=0x%08x reg: F2x%x\n",
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100881 cs, *mask0, reg0);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200882
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100883 if (boot_cpu_data.x86 == 0xf || dct_ganging_enabled(pvt))
884 continue;
Borislav Petkovb2b0c602010-10-08 18:32:29 +0200885
Borislav Petkov11c75ea2010-11-29 19:49:02 +0100886 if (!amd64_read_dct_pci_cfg(pvt, reg1, mask1))
887 debugf0(" DCSM1[%d]=0x%08x reg: F2x%x\n",
888 cs, *mask1, reg1);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200889 }
890}
891
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200892static enum mem_type amd64_determine_memory_type(struct amd64_pvt *pvt, int cs)
Doug Thompson94be4bf2009-04-27 16:12:00 +0200893{
894 enum mem_type type;
895
Borislav Petkovcb328502010-12-22 14:28:24 +0100896 /* F15h supports only DDR3 */
897 if (boot_cpu_data.x86 >= 0x15)
898 type = (pvt->dclr0 & BIT(16)) ? MEM_DDR3 : MEM_RDDR3;
899 else if (boot_cpu_data.x86 == 0x10 || pvt->ext_model >= K8_REV_F) {
Borislav Petkov6b4c0bd2009-11-12 15:37:57 +0100900 if (pvt->dchr0 & DDR3_MODE)
901 type = (pvt->dclr0 & BIT(16)) ? MEM_DDR3 : MEM_RDDR3;
902 else
903 type = (pvt->dclr0 & BIT(16)) ? MEM_DDR2 : MEM_RDDR2;
Doug Thompson94be4bf2009-04-27 16:12:00 +0200904 } else {
Doug Thompson94be4bf2009-04-27 16:12:00 +0200905 type = (pvt->dclr0 & BIT(18)) ? MEM_DDR : MEM_RDDR;
906 }
907
Borislav Petkov24f9a7f2010-10-07 18:29:15 +0200908 amd64_info("CS%d: %s\n", cs, edac_mem_types[type]);
Doug Thompson94be4bf2009-04-27 16:12:00 +0200909
910 return type;
911}
912
Borislav Petkovcb328502010-12-22 14:28:24 +0100913/* Get the number of DCT channels the memory controller is using. */
Doug Thompsonddff8762009-04-27 16:14:52 +0200914static int k8_early_channel_count(struct amd64_pvt *pvt)
915{
Borislav Petkovcb328502010-12-22 14:28:24 +0100916 int flag;
Doug Thompsonddff8762009-04-27 16:14:52 +0200917
Borislav Petkov9f56da02010-10-01 19:44:53 +0200918 if (pvt->ext_model >= K8_REV_F)
Doug Thompsonddff8762009-04-27 16:14:52 +0200919 /* RevF (NPT) and later */
Borislav Petkov41d8bfa2011-01-18 19:16:08 +0100920 flag = pvt->dclr0 & WIDTH_128;
Borislav Petkov9f56da02010-10-01 19:44:53 +0200921 else
Doug Thompsonddff8762009-04-27 16:14:52 +0200922 /* RevE and earlier */
923 flag = pvt->dclr0 & REVE_WIDTH_128;
Doug Thompsonddff8762009-04-27 16:14:52 +0200924
925 /* not used */
926 pvt->dclr1 = 0;
927
928 return (flag) ? 2 : 1;
929}
930
Borislav Petkov70046622011-01-10 14:37:27 +0100931/* On F10h and later ErrAddr is MC4_ADDR[47:1] */
932static u64 get_error_address(struct mce *m)
Doug Thompsonddff8762009-04-27 16:14:52 +0200933{
Borislav Petkov70046622011-01-10 14:37:27 +0100934 u8 start_bit = 1;
935 u8 end_bit = 47;
936
937 if (boot_cpu_data.x86 == 0xf) {
938 start_bit = 3;
939 end_bit = 39;
940 }
941
942 return m->addr & GENMASK(start_bit, end_bit);
Doug Thompsonddff8762009-04-27 16:14:52 +0200943}
944
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200945static void read_dram_base_limit_regs(struct amd64_pvt *pvt, unsigned range)
Doug Thompsonddff8762009-04-27 16:14:52 +0200946{
Borislav Petkovf08e4572011-03-21 20:45:06 +0100947 struct cpuinfo_x86 *c = &boot_cpu_data;
Borislav Petkov71d2a322011-02-21 19:37:24 +0100948 int off = range << 3;
Doug Thompsonddff8762009-04-27 16:14:52 +0200949
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200950 amd64_read_pci_cfg(pvt->F1, DRAM_BASE_LO + off, &pvt->ranges[range].base.lo);
951 amd64_read_pci_cfg(pvt->F1, DRAM_LIMIT_LO + off, &pvt->ranges[range].lim.lo);
Doug Thompsonddff8762009-04-27 16:14:52 +0200952
Borislav Petkovf08e4572011-03-21 20:45:06 +0100953 if (c->x86 == 0xf)
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200954 return;
Doug Thompsonddff8762009-04-27 16:14:52 +0200955
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200956 if (!dram_rw(pvt, range))
957 return;
Doug Thompsonddff8762009-04-27 16:14:52 +0200958
Borislav Petkov7f19bf72010-10-21 18:52:53 +0200959 amd64_read_pci_cfg(pvt->F1, DRAM_BASE_HI + off, &pvt->ranges[range].base.hi);
960 amd64_read_pci_cfg(pvt->F1, DRAM_LIMIT_HI + off, &pvt->ranges[range].lim.hi);
Borislav Petkovf08e4572011-03-21 20:45:06 +0100961
962 /* Factor in CC6 save area by reading dst node's limit reg */
963 if (c->x86 == 0x15) {
964 struct pci_dev *f1 = NULL;
965 u8 nid = dram_dst_node(pvt, range);
966 u32 llim;
967
968 f1 = pci_get_domain_bus_and_slot(0, 0, PCI_DEVFN(0x18 + nid, 1));
969 if (WARN_ON(!f1))
970 return;
971
972 amd64_read_pci_cfg(f1, DRAM_LOCAL_NODE_LIM, &llim);
973
974 pvt->ranges[range].lim.lo &= GENMASK(0, 15);
975
976 /* {[39:27],111b} */
977 pvt->ranges[range].lim.lo |= ((llim & 0x1fff) << 3 | 0x7) << 16;
978
979 pvt->ranges[range].lim.hi &= GENMASK(0, 7);
980
981 /* [47:40] */
982 pvt->ranges[range].lim.hi |= llim >> 13;
983
984 pci_dev_put(f1);
985 }
Doug Thompsonddff8762009-04-27 16:14:52 +0200986}
987
Borislav Petkovf192c7b2011-01-10 14:24:32 +0100988static void k8_map_sysaddr_to_csrow(struct mem_ctl_info *mci, u64 sys_addr,
989 u16 syndrome)
Doug Thompsonddff8762009-04-27 16:14:52 +0200990{
991 struct mem_ctl_info *src_mci;
Borislav Petkovf192c7b2011-01-10 14:24:32 +0100992 struct amd64_pvt *pvt = mci->pvt_info;
Doug Thompsonddff8762009-04-27 16:14:52 +0200993 int channel, csrow;
994 u32 page, offset;
Doug Thompsonddff8762009-04-27 16:14:52 +0200995
996 /* CHIPKILL enabled */
Borislav Petkovf192c7b2011-01-10 14:24:32 +0100997 if (pvt->nbcfg & NBCFG_CHIPKILL) {
Borislav Petkovbfc04ae2009-11-12 19:05:07 +0100998 channel = get_channel_from_ecc_syndrome(mci, syndrome);
Doug Thompsonddff8762009-04-27 16:14:52 +0200999 if (channel < 0) {
1000 /*
1001 * Syndrome didn't map, so we don't know which of the
1002 * 2 DIMMs is in error. So we need to ID 'both' of them
1003 * as suspect.
1004 */
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001005 amd64_mc_warn(mci, "unknown syndrome 0x%04x - possible "
1006 "error reporting race\n", syndrome);
Doug Thompsonddff8762009-04-27 16:14:52 +02001007 edac_mc_handle_ce_no_info(mci, EDAC_MOD_STR);
1008 return;
1009 }
1010 } else {
1011 /*
1012 * non-chipkill ecc mode
1013 *
1014 * The k8 documentation is unclear about how to determine the
1015 * channel number when using non-chipkill memory. This method
1016 * was obtained from email communication with someone at AMD.
1017 * (Wish the email was placed in this comment - norsk)
1018 */
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001019 channel = ((sys_addr & BIT(3)) != 0);
Doug Thompsonddff8762009-04-27 16:14:52 +02001020 }
1021
1022 /*
1023 * Find out which node the error address belongs to. This may be
1024 * different from the node that detected the error.
1025 */
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001026 src_mci = find_mc_by_sys_addr(mci, sys_addr);
Keith Mannthey2cff18c2009-09-18 14:35:23 +02001027 if (!src_mci) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001028 amd64_mc_err(mci, "failed to map error addr 0x%lx to a node\n",
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001029 (unsigned long)sys_addr);
Doug Thompsonddff8762009-04-27 16:14:52 +02001030 edac_mc_handle_ce_no_info(mci, EDAC_MOD_STR);
1031 return;
1032 }
1033
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001034 /* Now map the sys_addr to a CSROW */
1035 csrow = sys_addr_to_csrow(src_mci, sys_addr);
Doug Thompsonddff8762009-04-27 16:14:52 +02001036 if (csrow < 0) {
1037 edac_mc_handle_ce_no_info(src_mci, EDAC_MOD_STR);
1038 } else {
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001039 error_address_to_page_and_offset(sys_addr, &page, &offset);
Doug Thompsonddff8762009-04-27 16:14:52 +02001040
1041 edac_mc_handle_ce(src_mci, page, offset, syndrome, csrow,
1042 channel, EDAC_MOD_STR);
1043 }
1044}
1045
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001046static int ddr2_cs_size(unsigned i, bool dct_width)
Doug Thompsonddff8762009-04-27 16:14:52 +02001047{
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001048 unsigned shift = 0;
Doug Thompsonddff8762009-04-27 16:14:52 +02001049
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001050 if (i <= 2)
1051 shift = i;
1052 else if (!(i & 0x1))
1053 shift = i >> 1;
Borislav Petkov1433eb92009-10-21 13:44:36 +02001054 else
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001055 shift = (i + 1) >> 1;
Doug Thompsonddff8762009-04-27 16:14:52 +02001056
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001057 return 128 << (shift + !!dct_width);
1058}
1059
1060static int k8_dbam_to_chip_select(struct amd64_pvt *pvt, u8 dct,
1061 unsigned cs_mode)
1062{
1063 u32 dclr = dct ? pvt->dclr1 : pvt->dclr0;
1064
1065 if (pvt->ext_model >= K8_REV_F) {
1066 WARN_ON(cs_mode > 11);
1067 return ddr2_cs_size(cs_mode, dclr & WIDTH_128);
1068 }
1069 else if (pvt->ext_model >= K8_REV_D) {
1070 WARN_ON(cs_mode > 10);
1071
1072 if (cs_mode == 3 || cs_mode == 8)
1073 return 32 << (cs_mode - 1);
1074 else
1075 return 32 << cs_mode;
1076 }
1077 else {
1078 WARN_ON(cs_mode > 6);
1079 return 32 << cs_mode;
1080 }
Doug Thompsonddff8762009-04-27 16:14:52 +02001081}
1082
Doug Thompson1afd3c92009-04-27 16:16:50 +02001083/*
1084 * Get the number of DCT channels in use.
1085 *
1086 * Return:
1087 * number of Memory Channels in operation
1088 * Pass back:
1089 * contents of the DCL0_LOW register
1090 */
Borislav Petkov7d20d142011-01-07 17:58:04 +01001091static int f1x_early_channel_count(struct amd64_pvt *pvt)
Doug Thompson1afd3c92009-04-27 16:16:50 +02001092{
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02001093 int i, j, channels = 0;
Doug Thompsonddff8762009-04-27 16:14:52 +02001094
Borislav Petkov7d20d142011-01-07 17:58:04 +01001095 /* On F10h, if we are in 128 bit mode, then we are using 2 channels */
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001096 if (boot_cpu_data.x86 == 0x10 && (pvt->dclr0 & WIDTH_128))
Borislav Petkov7d20d142011-01-07 17:58:04 +01001097 return 2;
Doug Thompson1afd3c92009-04-27 16:16:50 +02001098
1099 /*
Borislav Petkovd16149e2009-10-16 19:55:49 +02001100 * Need to check if in unganged mode: In such, there are 2 channels,
1101 * but they are not in 128 bit mode and thus the above 'dclr0' status
1102 * bit will be OFF.
Doug Thompson1afd3c92009-04-27 16:16:50 +02001103 *
1104 * Need to check DCT0[0] and DCT1[0] to see if only one of them has
1105 * their CSEnable bit on. If so, then SINGLE DIMM case.
1106 */
Borislav Petkovd16149e2009-10-16 19:55:49 +02001107 debugf0("Data width is not 128 bits - need more decoding\n");
Doug Thompson1afd3c92009-04-27 16:16:50 +02001108
1109 /*
1110 * Check DRAM Bank Address Mapping values for each DIMM to see if there
1111 * is more than just one DIMM present in unganged mode. Need to check
1112 * both controllers since DIMMs can be placed in either one.
1113 */
Borislav Petkov525a1b22010-12-21 15:53:27 +01001114 for (i = 0; i < 2; i++) {
1115 u32 dbam = (i ? pvt->dbam1 : pvt->dbam0);
Doug Thompson1afd3c92009-04-27 16:16:50 +02001116
Wan Wei57a30852009-08-07 17:04:49 +02001117 for (j = 0; j < 4; j++) {
1118 if (DBAM_DIMM(j, dbam) > 0) {
1119 channels++;
1120 break;
1121 }
1122 }
Doug Thompson1afd3c92009-04-27 16:16:50 +02001123 }
1124
Borislav Petkovd16149e2009-10-16 19:55:49 +02001125 if (channels > 2)
1126 channels = 2;
1127
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001128 amd64_info("MCT channel count: %d\n", channels);
Doug Thompson1afd3c92009-04-27 16:16:50 +02001129
1130 return channels;
Doug Thompson1afd3c92009-04-27 16:16:50 +02001131}
1132
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001133static int ddr3_cs_size(unsigned i, bool dct_width)
Doug Thompson1afd3c92009-04-27 16:16:50 +02001134{
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001135 unsigned shift = 0;
1136 int cs_size = 0;
1137
1138 if (i == 0 || i == 3 || i == 4)
1139 cs_size = -1;
1140 else if (i <= 2)
1141 shift = i;
1142 else if (i == 12)
1143 shift = 7;
1144 else if (!(i & 0x1))
1145 shift = i >> 1;
1146 else
1147 shift = (i + 1) >> 1;
1148
1149 if (cs_size != -1)
1150 cs_size = (128 * (1 << !!dct_width)) << shift;
1151
1152 return cs_size;
1153}
1154
1155static int f10_dbam_to_chip_select(struct amd64_pvt *pvt, u8 dct,
1156 unsigned cs_mode)
1157{
1158 u32 dclr = dct ? pvt->dclr1 : pvt->dclr0;
1159
1160 WARN_ON(cs_mode > 11);
Borislav Petkov1433eb92009-10-21 13:44:36 +02001161
1162 if (pvt->dchr0 & DDR3_MODE || pvt->dchr1 & DDR3_MODE)
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001163 return ddr3_cs_size(cs_mode, dclr & WIDTH_128);
Borislav Petkov1433eb92009-10-21 13:44:36 +02001164 else
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001165 return ddr2_cs_size(cs_mode, dclr & WIDTH_128);
1166}
Borislav Petkov1433eb92009-10-21 13:44:36 +02001167
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001168/*
1169 * F15h supports only 64bit DCT interfaces
1170 */
1171static int f15_dbam_to_chip_select(struct amd64_pvt *pvt, u8 dct,
1172 unsigned cs_mode)
1173{
1174 WARN_ON(cs_mode > 12);
1175
1176 return ddr3_cs_size(cs_mode, false);
Doug Thompson1afd3c92009-04-27 16:16:50 +02001177}
1178
Borislav Petkov5a5d2372011-01-17 17:52:57 +01001179static void read_dram_ctl_register(struct amd64_pvt *pvt)
Doug Thompson6163b5d2009-04-27 16:20:17 +02001180{
Doug Thompson6163b5d2009-04-27 16:20:17 +02001181
Borislav Petkov5a5d2372011-01-17 17:52:57 +01001182 if (boot_cpu_data.x86 == 0xf)
1183 return;
1184
Borislav Petkov78da1212010-12-22 19:31:45 +01001185 if (!amd64_read_dct_pci_cfg(pvt, DCT_SEL_LO, &pvt->dct_sel_lo)) {
1186 debugf0("F2x110 (DCTSelLow): 0x%08x, High range addrs at: 0x%x\n",
1187 pvt->dct_sel_lo, dct_sel_baseaddr(pvt));
Doug Thompson6163b5d2009-04-27 16:20:17 +02001188
Borislav Petkov5a5d2372011-01-17 17:52:57 +01001189 debugf0(" DCTs operate in %s mode.\n",
1190 (dct_ganging_enabled(pvt) ? "ganged" : "unganged"));
Doug Thompson6163b5d2009-04-27 16:20:17 +02001191
Borislav Petkov72381bd2009-10-09 19:14:43 +02001192 if (!dct_ganging_enabled(pvt))
1193 debugf0(" Address range split per DCT: %s\n",
1194 (dct_high_range_enabled(pvt) ? "yes" : "no"));
1195
Borislav Petkov78da1212010-12-22 19:31:45 +01001196 debugf0(" data interleave for ECC: %s, "
Borislav Petkov72381bd2009-10-09 19:14:43 +02001197 "DRAM cleared since last warm reset: %s\n",
1198 (dct_data_intlv_enabled(pvt) ? "enabled" : "disabled"),
1199 (dct_memory_cleared(pvt) ? "yes" : "no"));
1200
Borislav Petkov78da1212010-12-22 19:31:45 +01001201 debugf0(" channel interleave: %s, "
1202 "interleave bits selector: 0x%x\n",
Borislav Petkov72381bd2009-10-09 19:14:43 +02001203 (dct_interleave_enabled(pvt) ? "enabled" : "disabled"),
Doug Thompson6163b5d2009-04-27 16:20:17 +02001204 dct_sel_interleave_addr(pvt));
1205 }
1206
Borislav Petkov78da1212010-12-22 19:31:45 +01001207 amd64_read_dct_pci_cfg(pvt, DCT_SEL_HI, &pvt->dct_sel_hi);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001208}
1209
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001210/*
Borislav Petkov229a7a12010-12-09 18:57:54 +01001211 * Determine channel (DCT) based on the interleaving mode: F10h BKDG, 2.8.9 Memory
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001212 * Interleaving Modes.
1213 */
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001214static u8 f1x_determine_channel(struct amd64_pvt *pvt, u64 sys_addr,
Borislav Petkov229a7a12010-12-09 18:57:54 +01001215 bool hi_range_sel, u8 intlv_en)
Doug Thompson6163b5d2009-04-27 16:20:17 +02001216{
Borislav Petkov151fa712011-02-21 19:33:10 +01001217 u8 dct_sel_high = (pvt->dct_sel_lo >> 1) & 1;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001218
1219 if (dct_ganging_enabled(pvt))
Borislav Petkov229a7a12010-12-09 18:57:54 +01001220 return 0;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001221
Borislav Petkov229a7a12010-12-09 18:57:54 +01001222 if (hi_range_sel)
1223 return dct_sel_high;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001224
Borislav Petkov229a7a12010-12-09 18:57:54 +01001225 /*
1226 * see F2x110[DctSelIntLvAddr] - channel interleave mode
1227 */
1228 if (dct_interleave_enabled(pvt)) {
1229 u8 intlv_addr = dct_sel_interleave_addr(pvt);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001230
Borislav Petkov229a7a12010-12-09 18:57:54 +01001231 /* return DCT select function: 0=DCT0, 1=DCT1 */
1232 if (!intlv_addr)
1233 return sys_addr >> 6 & 1;
1234
1235 if (intlv_addr & 0x2) {
1236 u8 shift = intlv_addr & 0x1 ? 9 : 6;
1237 u32 temp = hweight_long((u32) ((sys_addr >> 16) & 0x1F)) % 2;
1238
1239 return ((sys_addr >> shift) & 1) ^ temp;
1240 }
1241
1242 return (sys_addr >> (12 + hweight8(intlv_en))) & 1;
1243 }
1244
1245 if (dct_high_range_enabled(pvt))
1246 return ~dct_sel_high & 1;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001247
1248 return 0;
1249}
1250
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001251/* Convert the sys_addr to the normalized DCT address */
Borislav Petkove761359a2011-02-21 19:49:01 +01001252static u64 f1x_get_norm_dct_addr(struct amd64_pvt *pvt, unsigned range,
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001253 u64 sys_addr, bool hi_rng,
1254 u32 dct_sel_base_addr)
Doug Thompson6163b5d2009-04-27 16:20:17 +02001255{
1256 u64 chan_off;
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001257 u64 dram_base = get_dram_base(pvt, range);
1258 u64 hole_off = f10_dhar_offset(pvt);
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001259 u64 dct_sel_base_off = (pvt->dct_sel_hi & 0xFFFFFC00) << 16;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001260
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001261 if (hi_rng) {
1262 /*
1263 * if
1264 * base address of high range is below 4Gb
1265 * (bits [47:27] at [31:11])
1266 * DRAM address space on this DCT is hoisted above 4Gb &&
1267 * sys_addr > 4Gb
1268 *
1269 * remove hole offset from sys_addr
1270 * else
1271 * remove high range offset from sys_addr
1272 */
1273 if ((!(dct_sel_base_addr >> 16) ||
1274 dct_sel_base_addr < dhar_base(pvt)) &&
Borislav Petkov972ea172011-02-21 19:43:02 +01001275 dhar_valid(pvt) &&
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001276 (sys_addr >= BIT_64(32)))
Borislav Petkovbc21fa52010-11-11 17:29:13 +01001277 chan_off = hole_off;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001278 else
1279 chan_off = dct_sel_base_off;
1280 } else {
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001281 /*
1282 * if
1283 * we have a valid hole &&
1284 * sys_addr > 4Gb
1285 *
1286 * remove hole
1287 * else
1288 * remove dram base to normalize to DCT address
1289 */
Borislav Petkov972ea172011-02-21 19:43:02 +01001290 if (dhar_valid(pvt) && (sys_addr >= BIT_64(32)))
Borislav Petkovbc21fa52010-11-11 17:29:13 +01001291 chan_off = hole_off;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001292 else
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001293 chan_off = dram_base;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001294 }
1295
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001296 return (sys_addr & GENMASK(6,47)) - (chan_off & GENMASK(23,47));
Doug Thompson6163b5d2009-04-27 16:20:17 +02001297}
1298
Doug Thompson6163b5d2009-04-27 16:20:17 +02001299/*
1300 * checks if the csrow passed in is marked as SPARED, if so returns the new
1301 * spare row
1302 */
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001303static int f10_process_possible_spare(struct amd64_pvt *pvt, u8 dct, int csrow)
Doug Thompson6163b5d2009-04-27 16:20:17 +02001304{
Borislav Petkov614ec9d2011-01-13 18:02:22 +01001305 int tmp_cs;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001306
Borislav Petkov614ec9d2011-01-13 18:02:22 +01001307 if (online_spare_swap_done(pvt, dct) &&
1308 csrow == online_spare_bad_dramcs(pvt, dct)) {
1309
1310 for_each_chip_select(tmp_cs, dct, pvt) {
1311 if (chip_select_base(tmp_cs, dct, pvt) & 0x2) {
1312 csrow = tmp_cs;
1313 break;
1314 }
1315 }
Doug Thompson6163b5d2009-04-27 16:20:17 +02001316 }
1317 return csrow;
1318}
1319
1320/*
1321 * Iterate over the DRAM DCT "base" and "mask" registers looking for a
1322 * SystemAddr match on the specified 'ChannelSelect' and 'NodeID'
1323 *
1324 * Return:
1325 * -EINVAL: NOT FOUND
1326 * 0..csrow = Chip-Select Row
1327 */
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001328static int f1x_lookup_addr_in_dct(u64 in_addr, u32 nid, u8 dct)
Doug Thompson6163b5d2009-04-27 16:20:17 +02001329{
1330 struct mem_ctl_info *mci;
1331 struct amd64_pvt *pvt;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001332 u64 cs_base, cs_mask;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001333 int cs_found = -EINVAL;
1334 int csrow;
1335
Borislav Petkovcc4d8862010-10-13 16:11:59 +02001336 mci = mcis[nid];
Doug Thompson6163b5d2009-04-27 16:20:17 +02001337 if (!mci)
1338 return cs_found;
1339
1340 pvt = mci->pvt_info;
1341
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001342 debugf1("input addr: 0x%llx, DCT: %d\n", in_addr, dct);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001343
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001344 for_each_chip_select(csrow, dct, pvt) {
1345 if (!csrow_enabled(csrow, dct, pvt))
Doug Thompson6163b5d2009-04-27 16:20:17 +02001346 continue;
1347
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001348 get_cs_base_and_mask(pvt, csrow, dct, &cs_base, &cs_mask);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001349
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001350 debugf1(" CSROW=%d CSBase=0x%llx CSMask=0x%llx\n",
1351 csrow, cs_base, cs_mask);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001352
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001353 cs_mask = ~cs_mask;
Doug Thompson6163b5d2009-04-27 16:20:17 +02001354
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001355 debugf1(" (InputAddr & ~CSMask)=0x%llx "
1356 "(CSBase & ~CSMask)=0x%llx\n",
1357 (in_addr & cs_mask), (cs_base & cs_mask));
Doug Thompson6163b5d2009-04-27 16:20:17 +02001358
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001359 if ((in_addr & cs_mask) == (cs_base & cs_mask)) {
1360 cs_found = f10_process_possible_spare(pvt, dct, csrow);
Doug Thompson6163b5d2009-04-27 16:20:17 +02001361
1362 debugf1(" MATCH csrow=%d\n", cs_found);
1363 break;
1364 }
1365 }
1366 return cs_found;
1367}
1368
Borislav Petkov95b0ef52011-01-11 22:08:07 +01001369/*
1370 * See F2x10C. Non-interleaved graphics framebuffer memory under the 16G is
1371 * swapped with a region located at the bottom of memory so that the GPU can use
1372 * the interleaved region and thus two channels.
1373 */
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001374static u64 f1x_swap_interleaved_region(struct amd64_pvt *pvt, u64 sys_addr)
Borislav Petkov95b0ef52011-01-11 22:08:07 +01001375{
1376 u32 swap_reg, swap_base, swap_limit, rgn_size, tmp_addr;
1377
1378 if (boot_cpu_data.x86 == 0x10) {
1379 /* only revC3 and revE have that feature */
1380 if (boot_cpu_data.x86_model < 4 ||
1381 (boot_cpu_data.x86_model < 0xa &&
1382 boot_cpu_data.x86_mask < 3))
1383 return sys_addr;
1384 }
1385
1386 amd64_read_dct_pci_cfg(pvt, SWAP_INTLV_REG, &swap_reg);
1387
1388 if (!(swap_reg & 0x1))
1389 return sys_addr;
1390
1391 swap_base = (swap_reg >> 3) & 0x7f;
1392 swap_limit = (swap_reg >> 11) & 0x7f;
1393 rgn_size = (swap_reg >> 20) & 0x7f;
1394 tmp_addr = sys_addr >> 27;
1395
1396 if (!(sys_addr >> 34) &&
1397 (((tmp_addr >= swap_base) &&
1398 (tmp_addr <= swap_limit)) ||
1399 (tmp_addr < rgn_size)))
1400 return sys_addr ^ (u64)swap_base << 27;
1401
1402 return sys_addr;
1403}
1404
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001405/* For a given @dram_range, check if @sys_addr falls within it. */
Borislav Petkove761359a2011-02-21 19:49:01 +01001406static int f1x_match_to_this_node(struct amd64_pvt *pvt, unsigned range,
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001407 u64 sys_addr, int *nid, int *chan_sel)
1408{
Borislav Petkov229a7a12010-12-09 18:57:54 +01001409 int cs_found = -EINVAL;
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001410 u64 chan_addr;
Borislav Petkov5d4b58e2011-01-13 16:01:13 +01001411 u32 dct_sel_base;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001412 u8 channel;
Borislav Petkov229a7a12010-12-09 18:57:54 +01001413 bool high_range = false;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001414
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001415 u8 node_id = dram_dst_node(pvt, range);
Borislav Petkov229a7a12010-12-09 18:57:54 +01001416 u8 intlv_en = dram_intlv_en(pvt, range);
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001417 u32 intlv_sel = dram_intlv_sel(pvt, range);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001418
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001419 debugf1("(range %d) SystemAddr= 0x%llx Limit=0x%llx\n",
1420 range, sys_addr, get_dram_limit(pvt, range));
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001421
Borislav Petkov355fba62011-01-17 13:03:26 +01001422 if (dhar_valid(pvt) &&
1423 dhar_base(pvt) <= sys_addr &&
1424 sys_addr < BIT_64(32)) {
1425 amd64_warn("Huh? Address is in the MMIO hole: 0x%016llx\n",
1426 sys_addr);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001427 return -EINVAL;
Borislav Petkov355fba62011-01-17 13:03:26 +01001428 }
1429
Borislav Petkovf030ddf2011-04-08 15:05:21 +02001430 if (intlv_en && (intlv_sel != ((sys_addr >> 12) & intlv_en)))
Borislav Petkov355fba62011-01-17 13:03:26 +01001431 return -EINVAL;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001432
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001433 sys_addr = f1x_swap_interleaved_region(pvt, sys_addr);
Borislav Petkov95b0ef52011-01-11 22:08:07 +01001434
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001435 dct_sel_base = dct_sel_baseaddr(pvt);
1436
1437 /*
1438 * check whether addresses >= DctSelBaseAddr[47:27] are to be used to
1439 * select between DCT0 and DCT1.
1440 */
1441 if (dct_high_range_enabled(pvt) &&
1442 !dct_ganging_enabled(pvt) &&
1443 ((sys_addr >> 27) >= (dct_sel_base >> 11)))
Borislav Petkov229a7a12010-12-09 18:57:54 +01001444 high_range = true;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001445
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001446 channel = f1x_determine_channel(pvt, sys_addr, high_range, intlv_en);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001447
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001448 chan_addr = f1x_get_norm_dct_addr(pvt, range, sys_addr,
Borislav Petkovc8e518d2010-12-10 19:49:19 +01001449 high_range, dct_sel_base);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001450
Borislav Petkove2f79db2011-01-13 14:57:34 +01001451 /* Remove node interleaving, see F1x120 */
1452 if (intlv_en)
1453 chan_addr = ((chan_addr >> (12 + hweight8(intlv_en))) << 12) |
1454 (chan_addr & 0xfff);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001455
Borislav Petkov5d4b58e2011-01-13 16:01:13 +01001456 /* remove channel interleave */
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001457 if (dct_interleave_enabled(pvt) &&
1458 !dct_high_range_enabled(pvt) &&
1459 !dct_ganging_enabled(pvt)) {
Borislav Petkov5d4b58e2011-01-13 16:01:13 +01001460
1461 if (dct_sel_interleave_addr(pvt) != 1) {
1462 if (dct_sel_interleave_addr(pvt) == 0x3)
1463 /* hash 9 */
1464 chan_addr = ((chan_addr >> 10) << 9) |
1465 (chan_addr & 0x1ff);
1466 else
1467 /* A[6] or hash 6 */
1468 chan_addr = ((chan_addr >> 7) << 6) |
1469 (chan_addr & 0x3f);
1470 } else
1471 /* A[12] */
1472 chan_addr = ((chan_addr >> 13) << 12) |
1473 (chan_addr & 0xfff);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001474 }
1475
Borislav Petkov5d4b58e2011-01-13 16:01:13 +01001476 debugf1(" Normalized DCT addr: 0x%llx\n", chan_addr);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001477
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001478 cs_found = f1x_lookup_addr_in_dct(chan_addr, node_id, channel);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001479
1480 if (cs_found >= 0) {
1481 *nid = node_id;
1482 *chan_sel = channel;
1483 }
1484 return cs_found;
1485}
1486
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001487static int f1x_translate_sysaddr_to_cs(struct amd64_pvt *pvt, u64 sys_addr,
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001488 int *node, int *chan_sel)
1489{
Borislav Petkove761359a2011-02-21 19:49:01 +01001490 int cs_found = -EINVAL;
1491 unsigned range;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001492
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001493 for (range = 0; range < DRAM_RANGES; range++) {
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001494
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001495 if (!dram_rw(pvt, range))
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001496 continue;
1497
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001498 if ((get_dram_base(pvt, range) <= sys_addr) &&
1499 (get_dram_limit(pvt, range) >= sys_addr)) {
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001500
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001501 cs_found = f1x_match_to_this_node(pvt, range,
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001502 sys_addr, node,
1503 chan_sel);
1504 if (cs_found >= 0)
1505 break;
1506 }
1507 }
1508 return cs_found;
1509}
1510
1511/*
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001512 * For reference see "2.8.5 Routing DRAM Requests" in F10 BKDG. This code maps
1513 * a @sys_addr to NodeID, DCT (channel) and chip select (CSROW).
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001514 *
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001515 * The @sys_addr is usually an error address received from the hardware
1516 * (MCX_ADDR).
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001517 */
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001518static void f1x_map_sysaddr_to_csrow(struct mem_ctl_info *mci, u64 sys_addr,
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001519 u16 syndrome)
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001520{
1521 struct amd64_pvt *pvt = mci->pvt_info;
1522 u32 page, offset;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001523 int nid, csrow, chan = 0;
1524
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001525 csrow = f1x_translate_sysaddr_to_cs(pvt, sys_addr, &nid, &chan);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001526
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001527 if (csrow < 0) {
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001528 edac_mc_handle_ce_no_info(mci, EDAC_MOD_STR);
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001529 return;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001530 }
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001531
1532 error_address_to_page_and_offset(sys_addr, &page, &offset);
1533
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001534 /*
1535 * We need the syndromes for channel detection only when we're
1536 * ganged. Otherwise @chan should already contain the channel at
1537 * this point.
1538 */
Borislav Petkova97fa682010-12-23 14:07:18 +01001539 if (dct_ganging_enabled(pvt))
Borislav Petkovbdc30a02009-11-13 15:10:43 +01001540 chan = get_channel_from_ecc_syndrome(mci, syndrome);
1541
1542 if (chan >= 0)
1543 edac_mc_handle_ce(mci, page, offset, syndrome, csrow, chan,
1544 EDAC_MOD_STR);
1545 else
1546 /*
1547 * Channel unknown, report all channels on this CSROW as failed.
1548 */
1549 for (chan = 0; chan < mci->csrows[csrow].nr_channels; chan++)
1550 edac_mc_handle_ce(mci, page, offset, syndrome,
1551 csrow, chan, EDAC_MOD_STR);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001552}
1553
1554/*
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001555 * debug routine to display the memory sizes of all logical DIMMs and its
Borislav Petkovcb328502010-12-22 14:28:24 +01001556 * CSROWs
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001557 */
Borislav Petkov8c671752011-02-23 17:25:12 +01001558static void amd64_debug_display_dimm_sizes(struct amd64_pvt *pvt, u8 ctrl)
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001559{
Borislav Petkov603adaf2009-12-21 14:52:53 +01001560 int dimm, size0, size1, factor = 0;
Borislav Petkov525a1b22010-12-21 15:53:27 +01001561 u32 *dcsb = ctrl ? pvt->csels[1].csbases : pvt->csels[0].csbases;
1562 u32 dbam = ctrl ? pvt->dbam1 : pvt->dbam0;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001563
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001564 if (boot_cpu_data.x86 == 0xf) {
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001565 if (pvt->dclr0 & WIDTH_128)
Borislav Petkov603adaf2009-12-21 14:52:53 +01001566 factor = 1;
1567
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001568 /* K8 families < revF not supported yet */
Borislav Petkov1433eb92009-10-21 13:44:36 +02001569 if (pvt->ext_model < K8_REV_F)
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001570 return;
1571 else
1572 WARN_ON(ctrl != 0);
1573 }
1574
Borislav Petkov4d796362011-02-03 15:59:57 +01001575 dbam = (ctrl && !dct_ganging_enabled(pvt)) ? pvt->dbam1 : pvt->dbam0;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001576 dcsb = (ctrl && !dct_ganging_enabled(pvt)) ? pvt->csels[1].csbases
1577 : pvt->csels[0].csbases;
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001578
Borislav Petkov4d796362011-02-03 15:59:57 +01001579 debugf1("F2x%d80 (DRAM Bank Address Mapping): 0x%08x\n", ctrl, dbam);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001580
Borislav Petkov8566c4d2009-10-16 13:48:28 +02001581 edac_printk(KERN_DEBUG, EDAC_MC, "DCT%d chip selects:\n", ctrl);
1582
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001583 /* Dump memory sizes for DIMM and its CSROWs */
1584 for (dimm = 0; dimm < 4; dimm++) {
1585
1586 size0 = 0;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001587 if (dcsb[dimm*2] & DCSB_CS_ENABLE)
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001588 size0 = pvt->ops->dbam_to_cs(pvt, ctrl,
1589 DBAM_DIMM(dimm, dbam));
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001590
1591 size1 = 0;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01001592 if (dcsb[dimm*2 + 1] & DCSB_CS_ENABLE)
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001593 size1 = pvt->ops->dbam_to_cs(pvt, ctrl,
1594 DBAM_DIMM(dimm, dbam));
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001595
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001596 amd64_info(EDAC_MC ": %d: %5dMB %d: %5dMB\n",
1597 dimm * 2, size0 << factor,
1598 dimm * 2 + 1, size1 << factor);
Doug Thompsonf71d0a02009-04-27 16:22:43 +02001599 }
1600}
1601
Doug Thompson4d376072009-04-27 16:25:05 +02001602static struct amd64_family_type amd64_family_types[] = {
1603 [K8_CPUS] = {
Borislav Petkov0092b202010-10-01 19:20:05 +02001604 .ctl_name = "K8",
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001605 .f1_id = PCI_DEVICE_ID_AMD_K8_NB_ADDRMAP,
1606 .f3_id = PCI_DEVICE_ID_AMD_K8_NB_MISC,
Doug Thompson4d376072009-04-27 16:25:05 +02001607 .ops = {
Borislav Petkov1433eb92009-10-21 13:44:36 +02001608 .early_channel_count = k8_early_channel_count,
Borislav Petkov1433eb92009-10-21 13:44:36 +02001609 .map_sysaddr_to_csrow = k8_map_sysaddr_to_csrow,
1610 .dbam_to_cs = k8_dbam_to_chip_select,
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001611 .read_dct_pci_cfg = k8_read_dct_pci_cfg,
Doug Thompson4d376072009-04-27 16:25:05 +02001612 }
1613 },
1614 [F10_CPUS] = {
Borislav Petkov0092b202010-10-01 19:20:05 +02001615 .ctl_name = "F10h",
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001616 .f1_id = PCI_DEVICE_ID_AMD_10H_NB_MAP,
1617 .f3_id = PCI_DEVICE_ID_AMD_10H_NB_MISC,
Doug Thompson4d376072009-04-27 16:25:05 +02001618 .ops = {
Borislav Petkov7d20d142011-01-07 17:58:04 +01001619 .early_channel_count = f1x_early_channel_count,
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001620 .map_sysaddr_to_csrow = f1x_map_sysaddr_to_csrow,
Borislav Petkov1433eb92009-10-21 13:44:36 +02001621 .dbam_to_cs = f10_dbam_to_chip_select,
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001622 .read_dct_pci_cfg = f10_read_dct_pci_cfg,
1623 }
1624 },
1625 [F15_CPUS] = {
1626 .ctl_name = "F15h",
Borislav Petkovdf71a052011-01-19 18:15:10 +01001627 .f1_id = PCI_DEVICE_ID_AMD_15H_NB_F1,
1628 .f3_id = PCI_DEVICE_ID_AMD_15H_NB_F3,
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001629 .ops = {
Borislav Petkov7d20d142011-01-07 17:58:04 +01001630 .early_channel_count = f1x_early_channel_count,
Borislav Petkovb15f0fc2011-01-17 15:59:58 +01001631 .map_sysaddr_to_csrow = f1x_map_sysaddr_to_csrow,
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01001632 .dbam_to_cs = f15_dbam_to_chip_select,
Borislav Petkovb2b0c602010-10-08 18:32:29 +02001633 .read_dct_pci_cfg = f15_read_dct_pci_cfg,
Doug Thompson4d376072009-04-27 16:25:05 +02001634 }
1635 },
Doug Thompson4d376072009-04-27 16:25:05 +02001636};
1637
1638static struct pci_dev *pci_get_related_function(unsigned int vendor,
1639 unsigned int device,
1640 struct pci_dev *related)
1641{
1642 struct pci_dev *dev = NULL;
1643
1644 dev = pci_get_device(vendor, device, dev);
1645 while (dev) {
1646 if ((dev->bus->number == related->bus->number) &&
1647 (PCI_SLOT(dev->devfn) == PCI_SLOT(related->devfn)))
1648 break;
1649 dev = pci_get_device(vendor, device, dev);
1650 }
1651
1652 return dev;
1653}
1654
Doug Thompsonb1289d62009-04-27 16:37:05 +02001655/*
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001656 * These are tables of eigenvectors (one per line) which can be used for the
1657 * construction of the syndrome tables. The modified syndrome search algorithm
1658 * uses those to find the symbol in error and thus the DIMM.
Doug Thompsonb1289d62009-04-27 16:37:05 +02001659 *
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001660 * Algorithm courtesy of Ross LaFetra from AMD.
Doug Thompsonb1289d62009-04-27 16:37:05 +02001661 */
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001662static u16 x4_vectors[] = {
1663 0x2f57, 0x1afe, 0x66cc, 0xdd88,
1664 0x11eb, 0x3396, 0x7f4c, 0xeac8,
1665 0x0001, 0x0002, 0x0004, 0x0008,
1666 0x1013, 0x3032, 0x4044, 0x8088,
1667 0x106b, 0x30d6, 0x70fc, 0xe0a8,
1668 0x4857, 0xc4fe, 0x13cc, 0x3288,
1669 0x1ac5, 0x2f4a, 0x5394, 0xa1e8,
1670 0x1f39, 0x251e, 0xbd6c, 0x6bd8,
1671 0x15c1, 0x2a42, 0x89ac, 0x4758,
1672 0x2b03, 0x1602, 0x4f0c, 0xca08,
1673 0x1f07, 0x3a0e, 0x6b04, 0xbd08,
1674 0x8ba7, 0x465e, 0x244c, 0x1cc8,
1675 0x2b87, 0x164e, 0x642c, 0xdc18,
1676 0x40b9, 0x80de, 0x1094, 0x20e8,
1677 0x27db, 0x1eb6, 0x9dac, 0x7b58,
1678 0x11c1, 0x2242, 0x84ac, 0x4c58,
1679 0x1be5, 0x2d7a, 0x5e34, 0xa718,
1680 0x4b39, 0x8d1e, 0x14b4, 0x28d8,
1681 0x4c97, 0xc87e, 0x11fc, 0x33a8,
1682 0x8e97, 0x497e, 0x2ffc, 0x1aa8,
1683 0x16b3, 0x3d62, 0x4f34, 0x8518,
1684 0x1e2f, 0x391a, 0x5cac, 0xf858,
1685 0x1d9f, 0x3b7a, 0x572c, 0xfe18,
1686 0x15f5, 0x2a5a, 0x5264, 0xa3b8,
1687 0x1dbb, 0x3b66, 0x715c, 0xe3f8,
1688 0x4397, 0xc27e, 0x17fc, 0x3ea8,
1689 0x1617, 0x3d3e, 0x6464, 0xb8b8,
1690 0x23ff, 0x12aa, 0xab6c, 0x56d8,
1691 0x2dfb, 0x1ba6, 0x913c, 0x7328,
1692 0x185d, 0x2ca6, 0x7914, 0x9e28,
1693 0x171b, 0x3e36, 0x7d7c, 0xebe8,
1694 0x4199, 0x82ee, 0x19f4, 0x2e58,
1695 0x4807, 0xc40e, 0x130c, 0x3208,
1696 0x1905, 0x2e0a, 0x5804, 0xac08,
1697 0x213f, 0x132a, 0xadfc, 0x5ba8,
1698 0x19a9, 0x2efe, 0xb5cc, 0x6f88,
Doug Thompsonb1289d62009-04-27 16:37:05 +02001699};
1700
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001701static u16 x8_vectors[] = {
1702 0x0145, 0x028a, 0x2374, 0x43c8, 0xa1f0, 0x0520, 0x0a40, 0x1480,
1703 0x0211, 0x0422, 0x0844, 0x1088, 0x01b0, 0x44e0, 0x23c0, 0xed80,
1704 0x1011, 0x0116, 0x022c, 0x0458, 0x08b0, 0x8c60, 0x2740, 0x4e80,
1705 0x0411, 0x0822, 0x1044, 0x0158, 0x02b0, 0x2360, 0x46c0, 0xab80,
1706 0x0811, 0x1022, 0x012c, 0x0258, 0x04b0, 0x4660, 0x8cc0, 0x2780,
1707 0x2071, 0x40e2, 0xa0c4, 0x0108, 0x0210, 0x0420, 0x0840, 0x1080,
1708 0x4071, 0x80e2, 0x0104, 0x0208, 0x0410, 0x0820, 0x1040, 0x2080,
1709 0x8071, 0x0102, 0x0204, 0x0408, 0x0810, 0x1020, 0x2040, 0x4080,
1710 0x019d, 0x03d6, 0x136c, 0x2198, 0x50b0, 0xb2e0, 0x0740, 0x0e80,
1711 0x0189, 0x03ea, 0x072c, 0x0e58, 0x1cb0, 0x56e0, 0x37c0, 0xf580,
1712 0x01fd, 0x0376, 0x06ec, 0x0bb8, 0x1110, 0x2220, 0x4440, 0x8880,
1713 0x0163, 0x02c6, 0x1104, 0x0758, 0x0eb0, 0x2be0, 0x6140, 0xc280,
1714 0x02fd, 0x01c6, 0x0b5c, 0x1108, 0x07b0, 0x25a0, 0x8840, 0x6180,
1715 0x0801, 0x012e, 0x025c, 0x04b8, 0x1370, 0x26e0, 0x57c0, 0xb580,
1716 0x0401, 0x0802, 0x015c, 0x02b8, 0x22b0, 0x13e0, 0x7140, 0xe280,
1717 0x0201, 0x0402, 0x0804, 0x01b8, 0x11b0, 0x31a0, 0x8040, 0x7180,
1718 0x0101, 0x0202, 0x0404, 0x0808, 0x1010, 0x2020, 0x4040, 0x8080,
1719 0x0001, 0x0002, 0x0004, 0x0008, 0x0010, 0x0020, 0x0040, 0x0080,
1720 0x0100, 0x0200, 0x0400, 0x0800, 0x1000, 0x2000, 0x4000, 0x8000,
1721};
1722
Borislav Petkovd34a6ec2011-02-23 17:41:50 +01001723static int decode_syndrome(u16 syndrome, u16 *vectors, unsigned num_vecs,
1724 unsigned v_dim)
Doug Thompsonb1289d62009-04-27 16:37:05 +02001725{
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001726 unsigned int i, err_sym;
Doug Thompsonb1289d62009-04-27 16:37:05 +02001727
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001728 for (err_sym = 0; err_sym < num_vecs / v_dim; err_sym++) {
1729 u16 s = syndrome;
Borislav Petkovd34a6ec2011-02-23 17:41:50 +01001730 unsigned v_idx = err_sym * v_dim;
1731 unsigned v_end = (err_sym + 1) * v_dim;
Doug Thompsonb1289d62009-04-27 16:37:05 +02001732
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001733 /* walk over all 16 bits of the syndrome */
1734 for (i = 1; i < (1U << 16); i <<= 1) {
1735
1736 /* if bit is set in that eigenvector... */
1737 if (v_idx < v_end && vectors[v_idx] & i) {
1738 u16 ev_comp = vectors[v_idx++];
1739
1740 /* ... and bit set in the modified syndrome, */
1741 if (s & i) {
1742 /* remove it. */
1743 s ^= ev_comp;
1744
1745 if (!s)
1746 return err_sym;
1747 }
1748
1749 } else if (s & i)
1750 /* can't get to zero, move to next symbol */
1751 break;
1752 }
Doug Thompsonb1289d62009-04-27 16:37:05 +02001753 }
1754
1755 debugf0("syndrome(%x) not found\n", syndrome);
1756 return -1;
1757}
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001758
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001759static int map_err_sym_to_channel(int err_sym, int sym_size)
1760{
1761 if (sym_size == 4)
1762 switch (err_sym) {
1763 case 0x20:
1764 case 0x21:
1765 return 0;
1766 break;
1767 case 0x22:
1768 case 0x23:
1769 return 1;
1770 break;
1771 default:
1772 return err_sym >> 4;
1773 break;
1774 }
1775 /* x8 symbols */
1776 else
1777 switch (err_sym) {
1778 /* imaginary bits not in a DIMM */
1779 case 0x10:
1780 WARN(1, KERN_ERR "Invalid error symbol: 0x%x\n",
1781 err_sym);
1782 return -1;
1783 break;
1784
1785 case 0x11:
1786 return 0;
1787 break;
1788 case 0x12:
1789 return 1;
1790 break;
1791 default:
1792 return err_sym >> 3;
1793 break;
1794 }
1795 return -1;
1796}
1797
1798static int get_channel_from_ecc_syndrome(struct mem_ctl_info *mci, u16 syndrome)
1799{
1800 struct amd64_pvt *pvt = mci->pvt_info;
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001801 int err_sym = -1;
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001802
Borislav Petkova3b7db02011-01-19 20:35:12 +01001803 if (pvt->ecc_sym_sz == 8)
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001804 err_sym = decode_syndrome(syndrome, x8_vectors,
1805 ARRAY_SIZE(x8_vectors),
Borislav Petkova3b7db02011-01-19 20:35:12 +01001806 pvt->ecc_sym_sz);
1807 else if (pvt->ecc_sym_sz == 4)
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001808 err_sym = decode_syndrome(syndrome, x4_vectors,
1809 ARRAY_SIZE(x4_vectors),
Borislav Petkova3b7db02011-01-19 20:35:12 +01001810 pvt->ecc_sym_sz);
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001811 else {
Borislav Petkova3b7db02011-01-19 20:35:12 +01001812 amd64_warn("Illegal syndrome type: %u\n", pvt->ecc_sym_sz);
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001813 return err_sym;
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001814 }
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001815
Borislav Petkova3b7db02011-01-19 20:35:12 +01001816 return map_err_sym_to_channel(err_sym, pvt->ecc_sym_sz);
Borislav Petkovbfc04ae2009-11-12 19:05:07 +01001817}
1818
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001819/*
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001820 * Handle any Correctable Errors (CEs) that have occurred. Check for valid ERROR
1821 * ADDRESS and process.
1822 */
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001823static void amd64_handle_ce(struct mem_ctl_info *mci, struct mce *m)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001824{
1825 struct amd64_pvt *pvt = mci->pvt_info;
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001826 u64 sys_addr;
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001827 u16 syndrome;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001828
1829 /* Ensure that the Error Address is VALID */
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001830 if (!(m->status & MCI_STATUS_ADDRV)) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001831 amd64_mc_err(mci, "HW has no ERROR_ADDRESS available\n");
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001832 edac_mc_handle_ce_no_info(mci, EDAC_MOD_STR);
1833 return;
1834 }
1835
Borislav Petkov70046622011-01-10 14:37:27 +01001836 sys_addr = get_error_address(m);
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001837 syndrome = extract_syndrome(m->status);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001838
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001839 amd64_mc_err(mci, "CE ERROR_ADDRESS= 0x%llx\n", sys_addr);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001840
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001841 pvt->ops->map_sysaddr_to_csrow(mci, sys_addr, syndrome);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001842}
1843
1844/* Handle any Un-correctable Errors (UEs) */
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001845static void amd64_handle_ue(struct mem_ctl_info *mci, struct mce *m)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001846{
Borislav Petkov1f6bcee2009-11-13 14:02:57 +01001847 struct mem_ctl_info *log_mci, *src_mci = NULL;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001848 int csrow;
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001849 u64 sys_addr;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001850 u32 page, offset;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001851
1852 log_mci = mci;
1853
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001854 if (!(m->status & MCI_STATUS_ADDRV)) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001855 amd64_mc_err(mci, "HW has no ERROR_ADDRESS available\n");
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001856 edac_mc_handle_ue_no_info(log_mci, EDAC_MOD_STR);
1857 return;
1858 }
1859
Borislav Petkov70046622011-01-10 14:37:27 +01001860 sys_addr = get_error_address(m);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001861
1862 /*
1863 * Find out which node the error address belongs to. This may be
1864 * different from the node that detected the error.
1865 */
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001866 src_mci = find_mc_by_sys_addr(mci, sys_addr);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001867 if (!src_mci) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001868 amd64_mc_err(mci, "ERROR ADDRESS (0x%lx) NOT mapped to a MC\n",
1869 (unsigned long)sys_addr);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001870 edac_mc_handle_ue_no_info(log_mci, EDAC_MOD_STR);
1871 return;
1872 }
1873
1874 log_mci = src_mci;
1875
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001876 csrow = sys_addr_to_csrow(log_mci, sys_addr);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001877 if (csrow < 0) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001878 amd64_mc_err(mci, "ERROR_ADDRESS (0x%lx) NOT mapped to CS\n",
1879 (unsigned long)sys_addr);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001880 edac_mc_handle_ue_no_info(log_mci, EDAC_MOD_STR);
1881 } else {
Borislav Petkov44e9e2e2009-10-26 15:00:19 +01001882 error_address_to_page_and_offset(sys_addr, &page, &offset);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001883 edac_mc_handle_ue(log_mci, page, offset, csrow, EDAC_MOD_STR);
1884 }
1885}
1886
Borislav Petkov549d0422009-07-24 13:51:42 +02001887static inline void __amd64_decode_bus_error(struct mem_ctl_info *mci,
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001888 struct mce *m)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001889{
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001890 u16 ec = EC(m->status);
1891 u8 xec = XEC(m->status, 0x1f);
1892 u8 ecc_type = (m->status >> 45) & 0x3;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001893
Borislav Petkovb70ef012009-06-25 19:32:38 +02001894 /* Bail early out if this was an 'observed' error */
Borislav Petkov5980bb92011-01-07 16:26:49 +01001895 if (PP(ec) == NBSL_PP_OBS)
Borislav Petkovb70ef012009-06-25 19:32:38 +02001896 return;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001897
Borislav Petkovecaf5602009-07-23 16:32:01 +02001898 /* Do only ECC errors */
1899 if (xec && xec != F10_NBSL_EXT_ERR_ECC)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001900 return;
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001901
Borislav Petkovecaf5602009-07-23 16:32:01 +02001902 if (ecc_type == 2)
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001903 amd64_handle_ce(mci, m);
Borislav Petkovecaf5602009-07-23 16:32:01 +02001904 else if (ecc_type == 1)
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001905 amd64_handle_ue(mci, m);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001906}
1907
Borislav Petkov7cfd4a82010-09-01 14:45:20 +02001908void amd64_decode_bus_error(int node_id, struct mce *m, u32 nbcfg)
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001909{
Borislav Petkovcc4d8862010-10-13 16:11:59 +02001910 struct mem_ctl_info *mci = mcis[node_id];
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001911
Borislav Petkovf192c7b2011-01-10 14:24:32 +01001912 __amd64_decode_bus_error(mci, m);
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001913}
Doug Thompsond27bf6f2009-05-06 17:55:27 +02001914
Doug Thompson0ec449e2009-04-27 19:41:25 +02001915/*
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001916 * Use pvt->F2 which contains the F2 CPU PCI device to get the related
Borislav Petkovbbd0c1f62010-10-01 19:27:58 +02001917 * F1 (AddrMap) and F3 (Misc) devices. Return negative value on error.
Doug Thompson0ec449e2009-04-27 19:41:25 +02001918 */
Borislav Petkov360b7f32010-10-15 19:25:38 +02001919static int reserve_mc_sibling_devs(struct amd64_pvt *pvt, u16 f1_id, u16 f3_id)
Doug Thompson0ec449e2009-04-27 19:41:25 +02001920{
Doug Thompson0ec449e2009-04-27 19:41:25 +02001921 /* Reserve the ADDRESS MAP Device */
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001922 pvt->F1 = pci_get_related_function(pvt->F2->vendor, f1_id, pvt->F2);
1923 if (!pvt->F1) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001924 amd64_err("error address map device not found: "
1925 "vendor %x device 0x%x (broken BIOS?)\n",
1926 PCI_VENDOR_ID_AMD, f1_id);
Borislav Petkovbbd0c1f62010-10-01 19:27:58 +02001927 return -ENODEV;
Doug Thompson0ec449e2009-04-27 19:41:25 +02001928 }
1929
1930 /* Reserve the MISC Device */
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001931 pvt->F3 = pci_get_related_function(pvt->F2->vendor, f3_id, pvt->F2);
1932 if (!pvt->F3) {
1933 pci_dev_put(pvt->F1);
1934 pvt->F1 = NULL;
Doug Thompson0ec449e2009-04-27 19:41:25 +02001935
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02001936 amd64_err("error F3 device not found: "
1937 "vendor %x device 0x%x (broken BIOS?)\n",
1938 PCI_VENDOR_ID_AMD, f3_id);
Doug Thompson0ec449e2009-04-27 19:41:25 +02001939
Borislav Petkovbbd0c1f62010-10-01 19:27:58 +02001940 return -ENODEV;
Doug Thompson0ec449e2009-04-27 19:41:25 +02001941 }
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001942 debugf1("F1: %s\n", pci_name(pvt->F1));
1943 debugf1("F2: %s\n", pci_name(pvt->F2));
1944 debugf1("F3: %s\n", pci_name(pvt->F3));
Doug Thompson0ec449e2009-04-27 19:41:25 +02001945
1946 return 0;
1947}
1948
Borislav Petkov360b7f32010-10-15 19:25:38 +02001949static void free_mc_sibling_devs(struct amd64_pvt *pvt)
Doug Thompson0ec449e2009-04-27 19:41:25 +02001950{
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02001951 pci_dev_put(pvt->F1);
1952 pci_dev_put(pvt->F3);
Doug Thompson0ec449e2009-04-27 19:41:25 +02001953}
1954
1955/*
1956 * Retrieve the hardware registers of the memory controller (this includes the
1957 * 'Address Map' and 'Misc' device regs)
1958 */
Borislav Petkov360b7f32010-10-15 19:25:38 +02001959static void read_mc_regs(struct amd64_pvt *pvt)
Doug Thompson0ec449e2009-04-27 19:41:25 +02001960{
Borislav Petkova3b7db02011-01-19 20:35:12 +01001961 struct cpuinfo_x86 *c = &boot_cpu_data;
Doug Thompson0ec449e2009-04-27 19:41:25 +02001962 u64 msr_val;
Borislav Petkovad6a32e2010-03-09 12:46:00 +01001963 u32 tmp;
Borislav Petkove761359a2011-02-21 19:49:01 +01001964 unsigned range;
Doug Thompson0ec449e2009-04-27 19:41:25 +02001965
1966 /*
1967 * Retrieve TOP_MEM and TOP_MEM2; no masking off of reserved bits since
1968 * those are Read-As-Zero
1969 */
Borislav Petkove97f8bb2009-10-12 15:27:45 +02001970 rdmsrl(MSR_K8_TOP_MEM1, pvt->top_mem);
1971 debugf0(" TOP_MEM: 0x%016llx\n", pvt->top_mem);
Doug Thompson0ec449e2009-04-27 19:41:25 +02001972
1973 /* check first whether TOP_MEM2 is enabled */
1974 rdmsrl(MSR_K8_SYSCFG, msr_val);
1975 if (msr_val & (1U << 21)) {
Borislav Petkove97f8bb2009-10-12 15:27:45 +02001976 rdmsrl(MSR_K8_TOP_MEM2, pvt->top_mem2);
1977 debugf0(" TOP_MEM2: 0x%016llx\n", pvt->top_mem2);
Doug Thompson0ec449e2009-04-27 19:41:25 +02001978 } else
1979 debugf0(" TOP_MEM2 disabled.\n");
1980
Borislav Petkov5980bb92011-01-07 16:26:49 +01001981 amd64_read_pci_cfg(pvt->F3, NBCAP, &pvt->nbcap);
Doug Thompson0ec449e2009-04-27 19:41:25 +02001982
Borislav Petkov5a5d2372011-01-17 17:52:57 +01001983 read_dram_ctl_register(pvt);
Doug Thompson0ec449e2009-04-27 19:41:25 +02001984
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001985 for (range = 0; range < DRAM_RANGES; range++) {
1986 u8 rw;
Doug Thompson0ec449e2009-04-27 19:41:25 +02001987
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001988 /* read settings for this DRAM range */
1989 read_dram_base_limit_regs(pvt, range);
Borislav Petkove97f8bb2009-10-12 15:27:45 +02001990
Borislav Petkov7f19bf72010-10-21 18:52:53 +02001991 rw = dram_rw(pvt, range);
1992 if (!rw)
1993 continue;
1994
1995 debugf1(" DRAM range[%d], base: 0x%016llx; limit: 0x%016llx\n",
1996 range,
1997 get_dram_base(pvt, range),
1998 get_dram_limit(pvt, range));
1999
2000 debugf1(" IntlvEn=%s; Range access: %s%s IntlvSel=%d DstNode=%d\n",
2001 dram_intlv_en(pvt, range) ? "Enabled" : "Disabled",
2002 (rw & 0x1) ? "R" : "-",
2003 (rw & 0x2) ? "W" : "-",
2004 dram_intlv_sel(pvt, range),
2005 dram_dst_node(pvt, range));
Doug Thompson0ec449e2009-04-27 19:41:25 +02002006 }
2007
Borislav Petkovb2b0c602010-10-08 18:32:29 +02002008 read_dct_base_mask(pvt);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002009
Borislav Petkovbc21fa52010-11-11 17:29:13 +01002010 amd64_read_pci_cfg(pvt->F1, DHAR, &pvt->dhar);
Borislav Petkov525a1b22010-12-21 15:53:27 +01002011 amd64_read_dct_pci_cfg(pvt, DBAM0, &pvt->dbam0);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002012
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002013 amd64_read_pci_cfg(pvt->F3, F10_ONLINE_SPARE, &pvt->online_spare);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002014
Borislav Petkovcb328502010-12-22 14:28:24 +01002015 amd64_read_dct_pci_cfg(pvt, DCLR0, &pvt->dclr0);
2016 amd64_read_dct_pci_cfg(pvt, DCHR0, &pvt->dchr0);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002017
Borislav Petkov78da1212010-12-22 19:31:45 +01002018 if (!dct_ganging_enabled(pvt)) {
Borislav Petkovcb328502010-12-22 14:28:24 +01002019 amd64_read_dct_pci_cfg(pvt, DCLR1, &pvt->dclr1);
2020 amd64_read_dct_pci_cfg(pvt, DCHR1, &pvt->dchr1);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002021 }
Borislav Petkovad6a32e2010-03-09 12:46:00 +01002022
Borislav Petkova3b7db02011-01-19 20:35:12 +01002023 pvt->ecc_sym_sz = 4;
2024
2025 if (c->x86 >= 0x10) {
Borislav Petkovb2b0c602010-10-08 18:32:29 +02002026 amd64_read_pci_cfg(pvt->F3, EXT_NB_MCA_CFG, &tmp);
Borislav Petkov525a1b22010-12-21 15:53:27 +01002027 amd64_read_dct_pci_cfg(pvt, DBAM1, &pvt->dbam1);
Borislav Petkova3b7db02011-01-19 20:35:12 +01002028
2029 /* F10h, revD and later can do x8 ECC too */
2030 if ((c->x86 > 0x10 || c->x86_model > 7) && tmp & BIT(25))
2031 pvt->ecc_sym_sz = 8;
Borislav Petkov525a1b22010-12-21 15:53:27 +01002032 }
Borislav Petkovb2b0c602010-10-08 18:32:29 +02002033 dump_misc_regs(pvt);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002034}
2035
2036/*
2037 * NOTE: CPU Revision Dependent code
2038 *
2039 * Input:
Borislav Petkov11c75ea2010-11-29 19:49:02 +01002040 * @csrow_nr ChipSelect Row Number (0..NUM_CHIPSELECTS-1)
Doug Thompson0ec449e2009-04-27 19:41:25 +02002041 * k8 private pointer to -->
2042 * DRAM Bank Address mapping register
2043 * node_id
2044 * DCL register where dual_channel_active is
2045 *
2046 * The DBAM register consists of 4 sets of 4 bits each definitions:
2047 *
2048 * Bits: CSROWs
2049 * 0-3 CSROWs 0 and 1
2050 * 4-7 CSROWs 2 and 3
2051 * 8-11 CSROWs 4 and 5
2052 * 12-15 CSROWs 6 and 7
2053 *
2054 * Values range from: 0 to 15
2055 * The meaning of the values depends on CPU revision and dual-channel state,
2056 * see relevant BKDG more info.
2057 *
2058 * The memory controller provides for total of only 8 CSROWs in its current
2059 * architecture. Each "pair" of CSROWs normally represents just one DIMM in
2060 * single channel or two (2) DIMMs in dual channel mode.
2061 *
2062 * The following code logic collapses the various tables for CSROW based on CPU
2063 * revision.
2064 *
2065 * Returns:
2066 * The number of PAGE_SIZE pages on the specified CSROW number it
2067 * encompasses
2068 *
2069 */
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01002070static u32 amd64_csrow_nr_pages(struct amd64_pvt *pvt, u8 dct, int csrow_nr)
Doug Thompson0ec449e2009-04-27 19:41:25 +02002071{
Borislav Petkov1433eb92009-10-21 13:44:36 +02002072 u32 cs_mode, nr_pages;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002073
2074 /*
2075 * The math on this doesn't look right on the surface because x/2*4 can
2076 * be simplified to x*2 but this expression makes use of the fact that
2077 * it is integral math where 1/2=0. This intermediate value becomes the
2078 * number of bits to shift the DBAM register to extract the proper CSROW
2079 * field.
2080 */
Borislav Petkov1433eb92009-10-21 13:44:36 +02002081 cs_mode = (pvt->dbam0 >> ((csrow_nr / 2) * 4)) & 0xF;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002082
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01002083 nr_pages = pvt->ops->dbam_to_cs(pvt, dct, cs_mode) << (20 - PAGE_SHIFT);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002084
2085 /*
2086 * If dual channel then double the memory size of single channel.
2087 * Channel count is 1 or 2
2088 */
2089 nr_pages <<= (pvt->channel_count - 1);
2090
Borislav Petkov1433eb92009-10-21 13:44:36 +02002091 debugf0(" (csrow=%d) DBAM map index= %d\n", csrow_nr, cs_mode);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002092 debugf0(" nr_pages= %u channel-count = %d\n",
2093 nr_pages, pvt->channel_count);
2094
2095 return nr_pages;
2096}
2097
2098/*
2099 * Initialize the array of csrow attribute instances, based on the values
2100 * from pci config hardware registers.
2101 */
Borislav Petkov360b7f32010-10-15 19:25:38 +02002102static int init_csrows(struct mem_ctl_info *mci)
Doug Thompson0ec449e2009-04-27 19:41:25 +02002103{
2104 struct csrow_info *csrow;
Borislav Petkov2299ef72010-10-15 17:44:04 +02002105 struct amd64_pvt *pvt = mci->pvt_info;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01002106 u64 input_addr_min, input_addr_max, sys_addr, base, mask;
Borislav Petkov2299ef72010-10-15 17:44:04 +02002107 u32 val;
Borislav Petkov6ba5dcd2009-10-13 19:26:55 +02002108 int i, empty = 1;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002109
Borislav Petkova97fa682010-12-23 14:07:18 +01002110 amd64_read_pci_cfg(pvt->F3, NBCFG, &val);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002111
Borislav Petkov2299ef72010-10-15 17:44:04 +02002112 pvt->nbcfg = val;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002113
Borislav Petkov2299ef72010-10-15 17:44:04 +02002114 debugf0("node %d, NBCFG=0x%08x[ChipKillEccCap: %d|DramEccEn: %d]\n",
2115 pvt->mc_node_id, val,
Borislav Petkova97fa682010-12-23 14:07:18 +01002116 !!(val & NBCFG_CHIPKILL), !!(val & NBCFG_ECC_ENABLE));
Doug Thompson0ec449e2009-04-27 19:41:25 +02002117
Borislav Petkov11c75ea2010-11-29 19:49:02 +01002118 for_each_chip_select(i, 0, pvt) {
Doug Thompson0ec449e2009-04-27 19:41:25 +02002119 csrow = &mci->csrows[i];
2120
Borislav Petkov11c75ea2010-11-29 19:49:02 +01002121 if (!csrow_enabled(i, 0, pvt)) {
Doug Thompson0ec449e2009-04-27 19:41:25 +02002122 debugf1("----CSROW %d EMPTY for node %d\n", i,
2123 pvt->mc_node_id);
2124 continue;
2125 }
2126
2127 debugf1("----CSROW %d VALID for MC node %d\n",
2128 i, pvt->mc_node_id);
2129
2130 empty = 0;
Borislav Petkov41d8bfa2011-01-18 19:16:08 +01002131 csrow->nr_pages = amd64_csrow_nr_pages(pvt, 0, i);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002132 find_csrow_limits(mci, i, &input_addr_min, &input_addr_max);
2133 sys_addr = input_addr_to_sys_addr(mci, input_addr_min);
2134 csrow->first_page = (u32) (sys_addr >> PAGE_SHIFT);
2135 sys_addr = input_addr_to_sys_addr(mci, input_addr_max);
2136 csrow->last_page = (u32) (sys_addr >> PAGE_SHIFT);
Borislav Petkov11c75ea2010-11-29 19:49:02 +01002137
2138 get_cs_base_and_mask(pvt, i, 0, &base, &mask);
2139 csrow->page_mask = ~mask;
Doug Thompson0ec449e2009-04-27 19:41:25 +02002140 /* 8 bytes of resolution */
2141
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002142 csrow->mtype = amd64_determine_memory_type(pvt, i);
Doug Thompson0ec449e2009-04-27 19:41:25 +02002143
2144 debugf1(" for MC node %d csrow %d:\n", pvt->mc_node_id, i);
2145 debugf1(" input_addr_min: 0x%lx input_addr_max: 0x%lx\n",
2146 (unsigned long)input_addr_min,
2147 (unsigned long)input_addr_max);
2148 debugf1(" sys_addr: 0x%lx page_mask: 0x%lx\n",
2149 (unsigned long)sys_addr, csrow->page_mask);
2150 debugf1(" nr_pages: %u first_page: 0x%lx "
2151 "last_page: 0x%lx\n",
2152 (unsigned)csrow->nr_pages,
2153 csrow->first_page, csrow->last_page);
2154
2155 /*
2156 * determine whether CHIPKILL or JUST ECC or NO ECC is operating
2157 */
Borislav Petkova97fa682010-12-23 14:07:18 +01002158 if (pvt->nbcfg & NBCFG_ECC_ENABLE)
Doug Thompson0ec449e2009-04-27 19:41:25 +02002159 csrow->edac_mode =
Borislav Petkova97fa682010-12-23 14:07:18 +01002160 (pvt->nbcfg & NBCFG_CHIPKILL) ?
Doug Thompson0ec449e2009-04-27 19:41:25 +02002161 EDAC_S4ECD4ED : EDAC_SECDED;
2162 else
2163 csrow->edac_mode = EDAC_NONE;
2164 }
2165
2166 return empty;
2167}
Doug Thompsond27bf6f2009-05-06 17:55:27 +02002168
Borislav Petkov06724532009-09-16 13:05:46 +02002169/* get all cores on this DCT */
Borislav Petkovb487c332011-02-21 18:55:00 +01002170static void get_cpus_on_this_dct_cpumask(struct cpumask *mask, unsigned nid)
Doug Thompsonf9431992009-04-27 19:46:08 +02002171{
Borislav Petkov06724532009-09-16 13:05:46 +02002172 int cpu;
Doug Thompsonf9431992009-04-27 19:46:08 +02002173
Borislav Petkov06724532009-09-16 13:05:46 +02002174 for_each_online_cpu(cpu)
2175 if (amd_get_nb_id(cpu) == nid)
2176 cpumask_set_cpu(cpu, mask);
Doug Thompsonf9431992009-04-27 19:46:08 +02002177}
2178
2179/* check MCG_CTL on all the cpus on this node */
Borislav Petkovb487c332011-02-21 18:55:00 +01002180static bool amd64_nb_mce_bank_enabled_on_node(unsigned nid)
Doug Thompsonf9431992009-04-27 19:46:08 +02002181{
Rusty Russellba578cb2009-11-03 14:56:35 +10302182 cpumask_var_t mask;
Borislav Petkov50542252009-12-11 18:14:40 +01002183 int cpu, nbe;
Borislav Petkov06724532009-09-16 13:05:46 +02002184 bool ret = false;
Doug Thompsonf9431992009-04-27 19:46:08 +02002185
Rusty Russellba578cb2009-11-03 14:56:35 +10302186 if (!zalloc_cpumask_var(&mask, GFP_KERNEL)) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002187 amd64_warn("%s: Error allocating mask\n", __func__);
Rusty Russellba578cb2009-11-03 14:56:35 +10302188 return false;
2189 }
Borislav Petkov06724532009-09-16 13:05:46 +02002190
Rusty Russellba578cb2009-11-03 14:56:35 +10302191 get_cpus_on_this_dct_cpumask(mask, nid);
Borislav Petkov06724532009-09-16 13:05:46 +02002192
Rusty Russellba578cb2009-11-03 14:56:35 +10302193 rdmsr_on_cpus(mask, MSR_IA32_MCG_CTL, msrs);
Borislav Petkov06724532009-09-16 13:05:46 +02002194
Rusty Russellba578cb2009-11-03 14:56:35 +10302195 for_each_cpu(cpu, mask) {
Borislav Petkov50542252009-12-11 18:14:40 +01002196 struct msr *reg = per_cpu_ptr(msrs, cpu);
Borislav Petkov5980bb92011-01-07 16:26:49 +01002197 nbe = reg->l & MSR_MCGCTL_NBE;
Borislav Petkov06724532009-09-16 13:05:46 +02002198
2199 debugf0("core: %u, MCG_CTL: 0x%llx, NB MSR is %s\n",
Borislav Petkov50542252009-12-11 18:14:40 +01002200 cpu, reg->q,
Borislav Petkov06724532009-09-16 13:05:46 +02002201 (nbe ? "enabled" : "disabled"));
2202
2203 if (!nbe)
2204 goto out;
Borislav Petkov06724532009-09-16 13:05:46 +02002205 }
2206 ret = true;
2207
2208out:
Rusty Russellba578cb2009-11-03 14:56:35 +10302209 free_cpumask_var(mask);
Doug Thompsonf9431992009-04-27 19:46:08 +02002210 return ret;
2211}
2212
Borislav Petkov2299ef72010-10-15 17:44:04 +02002213static int toggle_ecc_err_reporting(struct ecc_settings *s, u8 nid, bool on)
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002214{
2215 cpumask_var_t cmask;
Borislav Petkov50542252009-12-11 18:14:40 +01002216 int cpu;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002217
2218 if (!zalloc_cpumask_var(&cmask, GFP_KERNEL)) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002219 amd64_warn("%s: error allocating mask\n", __func__);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002220 return false;
2221 }
2222
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002223 get_cpus_on_this_dct_cpumask(cmask, nid);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002224
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002225 rdmsr_on_cpus(cmask, MSR_IA32_MCG_CTL, msrs);
2226
2227 for_each_cpu(cpu, cmask) {
2228
Borislav Petkov50542252009-12-11 18:14:40 +01002229 struct msr *reg = per_cpu_ptr(msrs, cpu);
2230
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002231 if (on) {
Borislav Petkov5980bb92011-01-07 16:26:49 +01002232 if (reg->l & MSR_MCGCTL_NBE)
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002233 s->flags.nb_mce_enable = 1;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002234
Borislav Petkov5980bb92011-01-07 16:26:49 +01002235 reg->l |= MSR_MCGCTL_NBE;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002236 } else {
2237 /*
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002238 * Turn off NB MCE reporting only when it was off before
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002239 */
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002240 if (!s->flags.nb_mce_enable)
Borislav Petkov5980bb92011-01-07 16:26:49 +01002241 reg->l &= ~MSR_MCGCTL_NBE;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002242 }
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002243 }
2244 wrmsr_on_cpus(cmask, MSR_IA32_MCG_CTL, msrs);
2245
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002246 free_cpumask_var(cmask);
2247
2248 return 0;
2249}
2250
Borislav Petkov2299ef72010-10-15 17:44:04 +02002251static bool enable_ecc_error_reporting(struct ecc_settings *s, u8 nid,
2252 struct pci_dev *F3)
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002253{
Borislav Petkov2299ef72010-10-15 17:44:04 +02002254 bool ret = true;
Borislav Petkovc9f4f262010-12-22 19:48:20 +01002255 u32 value, mask = 0x3; /* UECC/CECC enable */
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002256
Borislav Petkov2299ef72010-10-15 17:44:04 +02002257 if (toggle_ecc_err_reporting(s, nid, ON)) {
2258 amd64_warn("Error enabling ECC reporting over MCGCTL!\n");
2259 return false;
2260 }
2261
Borislav Petkovc9f4f262010-12-22 19:48:20 +01002262 amd64_read_pci_cfg(F3, NBCTL, &value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002263
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002264 s->old_nbctl = value & mask;
2265 s->nbctl_valid = true;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002266
2267 value |= mask;
Borislav Petkovc9f4f262010-12-22 19:48:20 +01002268 amd64_write_pci_cfg(F3, NBCTL, value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002269
Borislav Petkova97fa682010-12-23 14:07:18 +01002270 amd64_read_pci_cfg(F3, NBCFG, &value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002271
Borislav Petkova97fa682010-12-23 14:07:18 +01002272 debugf0("1: node %d, NBCFG=0x%08x[DramEccEn: %d]\n",
2273 nid, value, !!(value & NBCFG_ECC_ENABLE));
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002274
Borislav Petkova97fa682010-12-23 14:07:18 +01002275 if (!(value & NBCFG_ECC_ENABLE)) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002276 amd64_warn("DRAM ECC disabled on this node, enabling...\n");
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002277
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002278 s->flags.nb_ecc_prev = 0;
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002279
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002280 /* Attempt to turn on DRAM ECC Enable */
Borislav Petkova97fa682010-12-23 14:07:18 +01002281 value |= NBCFG_ECC_ENABLE;
2282 amd64_write_pci_cfg(F3, NBCFG, value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002283
Borislav Petkova97fa682010-12-23 14:07:18 +01002284 amd64_read_pci_cfg(F3, NBCFG, &value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002285
Borislav Petkova97fa682010-12-23 14:07:18 +01002286 if (!(value & NBCFG_ECC_ENABLE)) {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002287 amd64_warn("Hardware rejected DRAM ECC enable,"
2288 "check memory DIMM configuration.\n");
Borislav Petkov2299ef72010-10-15 17:44:04 +02002289 ret = false;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002290 } else {
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002291 amd64_info("Hardware accepted DRAM ECC Enable\n");
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002292 }
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002293 } else {
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002294 s->flags.nb_ecc_prev = 1;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002295 }
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002296
Borislav Petkova97fa682010-12-23 14:07:18 +01002297 debugf0("2: node %d, NBCFG=0x%08x[DramEccEn: %d]\n",
2298 nid, value, !!(value & NBCFG_ECC_ENABLE));
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002299
Borislav Petkov2299ef72010-10-15 17:44:04 +02002300 return ret;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002301}
2302
Borislav Petkov360b7f32010-10-15 19:25:38 +02002303static void restore_ecc_error_reporting(struct ecc_settings *s, u8 nid,
2304 struct pci_dev *F3)
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002305{
Borislav Petkovc9f4f262010-12-22 19:48:20 +01002306 u32 value, mask = 0x3; /* UECC/CECC enable */
2307
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002308
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002309 if (!s->nbctl_valid)
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002310 return;
2311
Borislav Petkovc9f4f262010-12-22 19:48:20 +01002312 amd64_read_pci_cfg(F3, NBCTL, &value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002313 value &= ~mask;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002314 value |= s->old_nbctl;
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002315
Borislav Petkovc9f4f262010-12-22 19:48:20 +01002316 amd64_write_pci_cfg(F3, NBCTL, value);
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002317
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002318 /* restore previous BIOS DRAM ECC "off" setting we force-enabled */
2319 if (!s->flags.nb_ecc_prev) {
Borislav Petkova97fa682010-12-23 14:07:18 +01002320 amd64_read_pci_cfg(F3, NBCFG, &value);
2321 value &= ~NBCFG_ECC_ENABLE;
2322 amd64_write_pci_cfg(F3, NBCFG, value);
Borislav Petkovd95cf4d2010-02-24 14:49:47 +01002323 }
2324
2325 /* restore the NB Enable MCGCTL bit */
Borislav Petkov2299ef72010-10-15 17:44:04 +02002326 if (toggle_ecc_err_reporting(s, nid, OFF))
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002327 amd64_warn("Error restoring NB MCGCTL settings!\n");
Borislav Petkovf6d6ae92009-11-03 15:29:26 +01002328}
2329
Doug Thompsonf9431992009-04-27 19:46:08 +02002330/*
Borislav Petkov2299ef72010-10-15 17:44:04 +02002331 * EDAC requires that the BIOS have ECC enabled before
2332 * taking over the processing of ECC errors. A command line
2333 * option allows to force-enable hardware ECC later in
2334 * enable_ecc_error_reporting().
Doug Thompsonf9431992009-04-27 19:46:08 +02002335 */
Borislav Petkovcab4d272010-02-11 17:15:57 +01002336static const char *ecc_msg =
2337 "ECC disabled in the BIOS or no ECC capability, module will not load.\n"
2338 " Either enable ECC checking or force module loading by setting "
2339 "'ecc_enable_override'.\n"
2340 " (Note that use of the override may cause unknown side effects.)\n";
Borislav Petkovbe3468e2009-08-05 15:47:22 +02002341
Borislav Petkov2299ef72010-10-15 17:44:04 +02002342static bool ecc_enabled(struct pci_dev *F3, u8 nid)
Doug Thompsonf9431992009-04-27 19:46:08 +02002343{
2344 u32 value;
Borislav Petkov2299ef72010-10-15 17:44:04 +02002345 u8 ecc_en = 0;
Borislav Petkov06724532009-09-16 13:05:46 +02002346 bool nb_mce_en = false;
Doug Thompsonf9431992009-04-27 19:46:08 +02002347
Borislav Petkova97fa682010-12-23 14:07:18 +01002348 amd64_read_pci_cfg(F3, NBCFG, &value);
Doug Thompsonf9431992009-04-27 19:46:08 +02002349
Borislav Petkova97fa682010-12-23 14:07:18 +01002350 ecc_en = !!(value & NBCFG_ECC_ENABLE);
Borislav Petkov2299ef72010-10-15 17:44:04 +02002351 amd64_info("DRAM ECC %s.\n", (ecc_en ? "enabled" : "disabled"));
Doug Thompsonf9431992009-04-27 19:46:08 +02002352
Borislav Petkov2299ef72010-10-15 17:44:04 +02002353 nb_mce_en = amd64_nb_mce_bank_enabled_on_node(nid);
Borislav Petkov06724532009-09-16 13:05:46 +02002354 if (!nb_mce_en)
Borislav Petkov2299ef72010-10-15 17:44:04 +02002355 amd64_notice("NB MCE bank disabled, set MSR "
2356 "0x%08x[4] on node %d to enable.\n",
2357 MSR_IA32_MCG_CTL, nid);
Doug Thompsonf9431992009-04-27 19:46:08 +02002358
Borislav Petkov2299ef72010-10-15 17:44:04 +02002359 if (!ecc_en || !nb_mce_en) {
2360 amd64_notice("%s", ecc_msg);
2361 return false;
Borislav Petkov43f5e682009-12-21 18:55:18 +01002362 }
Borislav Petkov2299ef72010-10-15 17:44:04 +02002363 return true;
Doug Thompsonf9431992009-04-27 19:46:08 +02002364}
2365
Doug Thompson7d6034d2009-04-27 20:01:01 +02002366struct mcidev_sysfs_attribute sysfs_attrs[ARRAY_SIZE(amd64_dbg_attrs) +
2367 ARRAY_SIZE(amd64_inj_attrs) +
2368 1];
2369
2370struct mcidev_sysfs_attribute terminator = { .attr = { .name = NULL } };
2371
Borislav Petkov360b7f32010-10-15 19:25:38 +02002372static void set_mc_sysfs_attrs(struct mem_ctl_info *mci)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002373{
2374 unsigned int i = 0, j = 0;
2375
2376 for (; i < ARRAY_SIZE(amd64_dbg_attrs); i++)
2377 sysfs_attrs[i] = amd64_dbg_attrs[i];
2378
Borislav Petkova135cef2010-11-26 19:24:44 +01002379 if (boot_cpu_data.x86 >= 0x10)
2380 for (j = 0; j < ARRAY_SIZE(amd64_inj_attrs); j++, i++)
2381 sysfs_attrs[i] = amd64_inj_attrs[j];
Doug Thompson7d6034d2009-04-27 20:01:01 +02002382
2383 sysfs_attrs[i] = terminator;
2384
2385 mci->mc_driver_sysfs_attributes = sysfs_attrs;
2386}
2387
Borislav Petkovdf71a052011-01-19 18:15:10 +01002388static void setup_mci_misc_attrs(struct mem_ctl_info *mci,
2389 struct amd64_family_type *fam)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002390{
2391 struct amd64_pvt *pvt = mci->pvt_info;
2392
2393 mci->mtype_cap = MEM_FLAG_DDR2 | MEM_FLAG_RDDR2;
2394 mci->edac_ctl_cap = EDAC_FLAG_NONE;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002395
Borislav Petkov5980bb92011-01-07 16:26:49 +01002396 if (pvt->nbcap & NBCAP_SECDED)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002397 mci->edac_ctl_cap |= EDAC_FLAG_SECDED;
2398
Borislav Petkov5980bb92011-01-07 16:26:49 +01002399 if (pvt->nbcap & NBCAP_CHIPKILL)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002400 mci->edac_ctl_cap |= EDAC_FLAG_S4ECD4ED;
2401
2402 mci->edac_cap = amd64_determine_edac_cap(pvt);
2403 mci->mod_name = EDAC_MOD_STR;
2404 mci->mod_ver = EDAC_AMD64_VERSION;
Borislav Petkovdf71a052011-01-19 18:15:10 +01002405 mci->ctl_name = fam->ctl_name;
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002406 mci->dev_name = pci_name(pvt->F2);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002407 mci->ctl_page_to_phys = NULL;
2408
Doug Thompson7d6034d2009-04-27 20:01:01 +02002409 /* memory scrubber interface */
2410 mci->set_sdram_scrub_rate = amd64_set_scrub_rate;
2411 mci->get_sdram_scrub_rate = amd64_get_scrub_rate;
2412}
2413
Borislav Petkov0092b202010-10-01 19:20:05 +02002414/*
2415 * returns a pointer to the family descriptor on success, NULL otherwise.
2416 */
2417static struct amd64_family_type *amd64_per_family_init(struct amd64_pvt *pvt)
Borislav Petkov395ae782010-10-01 18:38:19 +02002418{
Borislav Petkov0092b202010-10-01 19:20:05 +02002419 u8 fam = boot_cpu_data.x86;
2420 struct amd64_family_type *fam_type = NULL;
2421
2422 switch (fam) {
Borislav Petkov395ae782010-10-01 18:38:19 +02002423 case 0xf:
Borislav Petkov0092b202010-10-01 19:20:05 +02002424 fam_type = &amd64_family_types[K8_CPUS];
Borislav Petkovb8cfa022010-10-01 19:35:38 +02002425 pvt->ops = &amd64_family_types[K8_CPUS].ops;
Borislav Petkov395ae782010-10-01 18:38:19 +02002426 break;
Borislav Petkovdf71a052011-01-19 18:15:10 +01002427
Borislav Petkov395ae782010-10-01 18:38:19 +02002428 case 0x10:
Borislav Petkov0092b202010-10-01 19:20:05 +02002429 fam_type = &amd64_family_types[F10_CPUS];
Borislav Petkovb8cfa022010-10-01 19:35:38 +02002430 pvt->ops = &amd64_family_types[F10_CPUS].ops;
Borislav Petkovdf71a052011-01-19 18:15:10 +01002431 break;
2432
2433 case 0x15:
2434 fam_type = &amd64_family_types[F15_CPUS];
2435 pvt->ops = &amd64_family_types[F15_CPUS].ops;
Borislav Petkov395ae782010-10-01 18:38:19 +02002436 break;
2437
2438 default:
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002439 amd64_err("Unsupported family!\n");
Borislav Petkov0092b202010-10-01 19:20:05 +02002440 return NULL;
Borislav Petkov395ae782010-10-01 18:38:19 +02002441 }
Borislav Petkov0092b202010-10-01 19:20:05 +02002442
Borislav Petkovb8cfa022010-10-01 19:35:38 +02002443 pvt->ext_model = boot_cpu_data.x86_model >> 4;
2444
Borislav Petkovdf71a052011-01-19 18:15:10 +01002445 amd64_info("%s %sdetected (node %d).\n", fam_type->ctl_name,
Borislav Petkov0092b202010-10-01 19:20:05 +02002446 (fam == 0xf ?
Borislav Petkov24f9a7f2010-10-07 18:29:15 +02002447 (pvt->ext_model >= K8_REV_F ? "revF or later "
2448 : "revE or earlier ")
2449 : ""), pvt->mc_node_id);
Borislav Petkov0092b202010-10-01 19:20:05 +02002450 return fam_type;
Borislav Petkov395ae782010-10-01 18:38:19 +02002451}
2452
Borislav Petkov2299ef72010-10-15 17:44:04 +02002453static int amd64_init_one_instance(struct pci_dev *F2)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002454{
2455 struct amd64_pvt *pvt = NULL;
Borislav Petkov0092b202010-10-01 19:20:05 +02002456 struct amd64_family_type *fam_type = NULL;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002457 struct mem_ctl_info *mci = NULL;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002458 int err = 0, ret;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002459 u8 nid = get_node_id(F2);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002460
2461 ret = -ENOMEM;
2462 pvt = kzalloc(sizeof(struct amd64_pvt), GFP_KERNEL);
2463 if (!pvt)
Borislav Petkov360b7f32010-10-15 19:25:38 +02002464 goto err_ret;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002465
Borislav Petkov360b7f32010-10-15 19:25:38 +02002466 pvt->mc_node_id = nid;
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002467 pvt->F2 = F2;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002468
Borislav Petkov395ae782010-10-01 18:38:19 +02002469 ret = -EINVAL;
Borislav Petkov0092b202010-10-01 19:20:05 +02002470 fam_type = amd64_per_family_init(pvt);
2471 if (!fam_type)
Borislav Petkov395ae782010-10-01 18:38:19 +02002472 goto err_free;
2473
Doug Thompson7d6034d2009-04-27 20:01:01 +02002474 ret = -ENODEV;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002475 err = reserve_mc_sibling_devs(pvt, fam_type->f1_id, fam_type->f3_id);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002476 if (err)
2477 goto err_free;
2478
Borislav Petkov360b7f32010-10-15 19:25:38 +02002479 read_mc_regs(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002480
Doug Thompson7d6034d2009-04-27 20:01:01 +02002481 /*
2482 * We need to determine how many memory channels there are. Then use
2483 * that information for calculating the size of the dynamic instance
Borislav Petkov360b7f32010-10-15 19:25:38 +02002484 * tables in the 'mci' structure.
Doug Thompson7d6034d2009-04-27 20:01:01 +02002485 */
Borislav Petkov360b7f32010-10-15 19:25:38 +02002486 ret = -EINVAL;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002487 pvt->channel_count = pvt->ops->early_channel_count(pvt);
2488 if (pvt->channel_count < 0)
Borislav Petkov360b7f32010-10-15 19:25:38 +02002489 goto err_siblings;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002490
2491 ret = -ENOMEM;
Borislav Petkov11c75ea2010-11-29 19:49:02 +01002492 mci = edac_mc_alloc(0, pvt->csels[0].b_cnt, pvt->channel_count, nid);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002493 if (!mci)
Borislav Petkov360b7f32010-10-15 19:25:38 +02002494 goto err_siblings;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002495
2496 mci->pvt_info = pvt;
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002497 mci->dev = &pvt->F2->dev;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002498
Borislav Petkovdf71a052011-01-19 18:15:10 +01002499 setup_mci_misc_attrs(mci, fam_type);
Borislav Petkov360b7f32010-10-15 19:25:38 +02002500
2501 if (init_csrows(mci))
Doug Thompson7d6034d2009-04-27 20:01:01 +02002502 mci->edac_cap = EDAC_FLAG_NONE;
2503
Borislav Petkov360b7f32010-10-15 19:25:38 +02002504 set_mc_sysfs_attrs(mci);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002505
2506 ret = -ENODEV;
2507 if (edac_mc_add_mc(mci)) {
2508 debugf1("failed edac_mc_add_mc()\n");
2509 goto err_add_mc;
2510 }
2511
Borislav Petkov549d0422009-07-24 13:51:42 +02002512 /* register stuff with EDAC MCE */
2513 if (report_gart_errors)
2514 amd_report_gart_errors(true);
2515
2516 amd_register_ecc_decoder(amd64_decode_bus_error);
2517
Borislav Petkov360b7f32010-10-15 19:25:38 +02002518 mcis[nid] = mci;
2519
2520 atomic_inc(&drv_instances);
2521
Doug Thompson7d6034d2009-04-27 20:01:01 +02002522 return 0;
2523
2524err_add_mc:
2525 edac_mc_free(mci);
2526
Borislav Petkov360b7f32010-10-15 19:25:38 +02002527err_siblings:
2528 free_mc_sibling_devs(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002529
Borislav Petkov360b7f32010-10-15 19:25:38 +02002530err_free:
2531 kfree(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002532
Borislav Petkov360b7f32010-10-15 19:25:38 +02002533err_ret:
Doug Thompson7d6034d2009-04-27 20:01:01 +02002534 return ret;
2535}
2536
Borislav Petkov2299ef72010-10-15 17:44:04 +02002537static int __devinit amd64_probe_one_instance(struct pci_dev *pdev,
Borislav Petkovb8cfa022010-10-01 19:35:38 +02002538 const struct pci_device_id *mc_type)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002539{
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002540 u8 nid = get_node_id(pdev);
Borislav Petkov2299ef72010-10-15 17:44:04 +02002541 struct pci_dev *F3 = node_to_amd_nb(nid)->misc;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002542 struct ecc_settings *s;
Borislav Petkov2299ef72010-10-15 17:44:04 +02002543 int ret = 0;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002544
Doug Thompson7d6034d2009-04-27 20:01:01 +02002545 ret = pci_enable_device(pdev);
Borislav Petkovb8cfa022010-10-01 19:35:38 +02002546 if (ret < 0) {
Doug Thompson7d6034d2009-04-27 20:01:01 +02002547 debugf0("ret=%d\n", ret);
Borislav Petkovb8cfa022010-10-01 19:35:38 +02002548 return -EIO;
2549 }
2550
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002551 ret = -ENOMEM;
2552 s = kzalloc(sizeof(struct ecc_settings), GFP_KERNEL);
2553 if (!s)
Borislav Petkov2299ef72010-10-15 17:44:04 +02002554 goto err_out;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002555
2556 ecc_stngs[nid] = s;
2557
Borislav Petkov2299ef72010-10-15 17:44:04 +02002558 if (!ecc_enabled(F3, nid)) {
2559 ret = -ENODEV;
2560
2561 if (!ecc_enable_override)
2562 goto err_enable;
2563
2564 amd64_warn("Forcing ECC on!\n");
2565
2566 if (!enable_ecc_error_reporting(s, nid, F3))
2567 goto err_enable;
2568 }
2569
2570 ret = amd64_init_one_instance(pdev);
Borislav Petkov360b7f32010-10-15 19:25:38 +02002571 if (ret < 0) {
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002572 amd64_err("Error probing instance: %d\n", nid);
Borislav Petkov360b7f32010-10-15 19:25:38 +02002573 restore_ecc_error_reporting(s, nid, F3);
2574 }
Doug Thompson7d6034d2009-04-27 20:01:01 +02002575
2576 return ret;
Borislav Petkov2299ef72010-10-15 17:44:04 +02002577
2578err_enable:
2579 kfree(s);
2580 ecc_stngs[nid] = NULL;
2581
2582err_out:
2583 return ret;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002584}
2585
2586static void __devexit amd64_remove_one_instance(struct pci_dev *pdev)
2587{
2588 struct mem_ctl_info *mci;
2589 struct amd64_pvt *pvt;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002590 u8 nid = get_node_id(pdev);
2591 struct pci_dev *F3 = node_to_amd_nb(nid)->misc;
2592 struct ecc_settings *s = ecc_stngs[nid];
Doug Thompson7d6034d2009-04-27 20:01:01 +02002593
2594 /* Remove from EDAC CORE tracking list */
2595 mci = edac_mc_del_mc(&pdev->dev);
2596 if (!mci)
2597 return;
2598
2599 pvt = mci->pvt_info;
2600
Borislav Petkov360b7f32010-10-15 19:25:38 +02002601 restore_ecc_error_reporting(s, nid, F3);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002602
Borislav Petkov360b7f32010-10-15 19:25:38 +02002603 free_mc_sibling_devs(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002604
Borislav Petkov549d0422009-07-24 13:51:42 +02002605 /* unregister from EDAC MCE */
2606 amd_report_gart_errors(false);
2607 amd_unregister_ecc_decoder(amd64_decode_bus_error);
2608
Borislav Petkov360b7f32010-10-15 19:25:38 +02002609 kfree(ecc_stngs[nid]);
2610 ecc_stngs[nid] = NULL;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002611
Doug Thompson7d6034d2009-04-27 20:01:01 +02002612 /* Free the EDAC CORE resources */
Borislav Petkov8f68ed92009-12-21 15:15:59 +01002613 mci->pvt_info = NULL;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002614 mcis[nid] = NULL;
Borislav Petkov8f68ed92009-12-21 15:15:59 +01002615
2616 kfree(pvt);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002617 edac_mc_free(mci);
2618}
2619
2620/*
2621 * This table is part of the interface for loading drivers for PCI devices. The
2622 * PCI core identifies what devices are on a system during boot, and then
2623 * inquiry this table to see if this driver is for a given device found.
2624 */
2625static const struct pci_device_id amd64_pci_table[] __devinitdata = {
2626 {
2627 .vendor = PCI_VENDOR_ID_AMD,
2628 .device = PCI_DEVICE_ID_AMD_K8_NB_MEMCTL,
2629 .subvendor = PCI_ANY_ID,
2630 .subdevice = PCI_ANY_ID,
2631 .class = 0,
2632 .class_mask = 0,
Doug Thompson7d6034d2009-04-27 20:01:01 +02002633 },
2634 {
2635 .vendor = PCI_VENDOR_ID_AMD,
2636 .device = PCI_DEVICE_ID_AMD_10H_NB_DRAM,
2637 .subvendor = PCI_ANY_ID,
2638 .subdevice = PCI_ANY_ID,
2639 .class = 0,
2640 .class_mask = 0,
Doug Thompson7d6034d2009-04-27 20:01:01 +02002641 },
Borislav Petkovdf71a052011-01-19 18:15:10 +01002642 {
2643 .vendor = PCI_VENDOR_ID_AMD,
2644 .device = PCI_DEVICE_ID_AMD_15H_NB_F2,
2645 .subvendor = PCI_ANY_ID,
2646 .subdevice = PCI_ANY_ID,
2647 .class = 0,
2648 .class_mask = 0,
2649 },
2650
Doug Thompson7d6034d2009-04-27 20:01:01 +02002651 {0, }
2652};
2653MODULE_DEVICE_TABLE(pci, amd64_pci_table);
2654
2655static struct pci_driver amd64_pci_driver = {
2656 .name = EDAC_MOD_STR,
Borislav Petkov2299ef72010-10-15 17:44:04 +02002657 .probe = amd64_probe_one_instance,
Doug Thompson7d6034d2009-04-27 20:01:01 +02002658 .remove = __devexit_p(amd64_remove_one_instance),
2659 .id_table = amd64_pci_table,
2660};
2661
Borislav Petkov360b7f32010-10-15 19:25:38 +02002662static void setup_pci_device(void)
Doug Thompson7d6034d2009-04-27 20:01:01 +02002663{
2664 struct mem_ctl_info *mci;
2665 struct amd64_pvt *pvt;
2666
2667 if (amd64_ctl_pci)
2668 return;
2669
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002670 mci = mcis[0];
Doug Thompson7d6034d2009-04-27 20:01:01 +02002671 if (mci) {
2672
2673 pvt = mci->pvt_info;
2674 amd64_ctl_pci =
Borislav Petkov8d5b5d92010-10-01 20:11:07 +02002675 edac_pci_create_generic_ctl(&pvt->F2->dev, EDAC_MOD_STR);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002676
2677 if (!amd64_ctl_pci) {
2678 pr_warning("%s(): Unable to create PCI control\n",
2679 __func__);
2680
2681 pr_warning("%s(): PCI error report via EDAC not set\n",
2682 __func__);
2683 }
2684 }
2685}
2686
2687static int __init amd64_edac_init(void)
2688{
Borislav Petkov360b7f32010-10-15 19:25:38 +02002689 int err = -ENODEV;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002690
Borislav Petkovdf71a052011-01-19 18:15:10 +01002691 printk(KERN_INFO "AMD64 EDAC driver v%s\n", EDAC_AMD64_VERSION);
Doug Thompson7d6034d2009-04-27 20:01:01 +02002692
2693 opstate_init();
2694
Hans Rosenfeld9653a5c2010-10-29 17:14:31 +02002695 if (amd_cache_northbridges() < 0)
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002696 goto err_ret;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002697
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002698 err = -ENOMEM;
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002699 mcis = kzalloc(amd_nb_num() * sizeof(mcis[0]), GFP_KERNEL);
2700 ecc_stngs = kzalloc(amd_nb_num() * sizeof(ecc_stngs[0]), GFP_KERNEL);
Borislav Petkov360b7f32010-10-15 19:25:38 +02002701 if (!(mcis && ecc_stngs))
Borislav Petkova9f0fbe2011-03-29 18:10:53 +02002702 goto err_free;
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002703
Borislav Petkov50542252009-12-11 18:14:40 +01002704 msrs = msrs_alloc();
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002705 if (!msrs)
Borislav Petkov360b7f32010-10-15 19:25:38 +02002706 goto err_free;
Borislav Petkov50542252009-12-11 18:14:40 +01002707
Doug Thompson7d6034d2009-04-27 20:01:01 +02002708 err = pci_register_driver(&amd64_pci_driver);
2709 if (err)
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002710 goto err_pci;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002711
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002712 err = -ENODEV;
Borislav Petkov360b7f32010-10-15 19:25:38 +02002713 if (!atomic_read(&drv_instances))
2714 goto err_no_instances;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002715
Borislav Petkov360b7f32010-10-15 19:25:38 +02002716 setup_pci_device();
2717 return 0;
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002718
Borislav Petkov360b7f32010-10-15 19:25:38 +02002719err_no_instances:
Doug Thompson7d6034d2009-04-27 20:01:01 +02002720 pci_unregister_driver(&amd64_pci_driver);
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002721
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002722err_pci:
2723 msrs_free(msrs);
2724 msrs = NULL;
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002725
Borislav Petkov360b7f32010-10-15 19:25:38 +02002726err_free:
2727 kfree(mcis);
2728 mcis = NULL;
2729
2730 kfree(ecc_stngs);
2731 ecc_stngs = NULL;
2732
Borislav Petkov56b34b91e2009-12-21 18:13:01 +01002733err_ret:
Doug Thompson7d6034d2009-04-27 20:01:01 +02002734 return err;
2735}
2736
2737static void __exit amd64_edac_exit(void)
2738{
2739 if (amd64_ctl_pci)
2740 edac_pci_release_generic_ctl(amd64_ctl_pci);
2741
2742 pci_unregister_driver(&amd64_pci_driver);
Borislav Petkov50542252009-12-11 18:14:40 +01002743
Borislav Petkovae7bb7c2010-10-14 16:01:30 +02002744 kfree(ecc_stngs);
2745 ecc_stngs = NULL;
2746
Borislav Petkovcc4d8862010-10-13 16:11:59 +02002747 kfree(mcis);
2748 mcis = NULL;
2749
Borislav Petkov50542252009-12-11 18:14:40 +01002750 msrs_free(msrs);
2751 msrs = NULL;
Doug Thompson7d6034d2009-04-27 20:01:01 +02002752}
2753
2754module_init(amd64_edac_init);
2755module_exit(amd64_edac_exit);
2756
2757MODULE_LICENSE("GPL");
2758MODULE_AUTHOR("SoftwareBitMaker: Doug Thompson, "
2759 "Dave Peterson, Thayne Harbaugh");
2760MODULE_DESCRIPTION("MC support for AMD64 memory controllers - "
2761 EDAC_AMD64_VERSION);
2762
2763module_param(edac_op_state, int, 0444);
2764MODULE_PARM_DESC(edac_op_state, "EDAC Error Reporting state: 0=Poll,1=NMI");