blob: 26f92c28d22b7c2c3e8a40ecaf1b02ca34bb04b5 [file] [log] [blame]
John Linnb85a3ef2011-06-20 11:47:27 -06001/*
2 * This file contains common code that is intended to be used across
3 * boards so that it's not replicated.
4 *
5 * Copyright (C) 2011 Xilinx
6 *
7 * This software is licensed under the terms of the GNU General Public
8 * License version 2, as published by the Free Software Foundation, and
9 * may be copied, distributed, and modified under those terms.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 */
16
17#include <linux/init.h>
18#include <linux/kernel.h>
19#include <linux/cpumask.h>
20#include <linux/platform_device.h>
21#include <linux/clk.h>
Michal Simek4a32c742014-02-05 15:41:51 +010022#include <linux/clk-provider.h>
Josh Cartwright0f586fb2012-11-08 12:04:26 -060023#include <linux/clk/zynq.h>
Michal Simeke9329002013-03-20 10:15:28 +010024#include <linux/clocksource.h>
Josh Cartwright0f586fb2012-11-08 12:04:26 -060025#include <linux/of_address.h>
John Linnb85a3ef2011-06-20 11:47:27 -060026#include <linux/of_irq.h>
27#include <linux/of_platform.h>
Arnd Bergmann3d64b442011-07-07 11:35:20 +000028#include <linux/of.h>
Michal Simek46f5b962014-01-31 12:55:06 +010029#include <linux/memblock.h>
Soren Brinkmann9f4f5d22013-10-31 09:10:18 -070030#include <linux/irqchip.h>
31#include <linux/irqchip/arm-gic.h>
Michal Simek00f7dc62013-07-31 09:19:59 +020032#include <linux/slab.h>
33#include <linux/sys_soc.h>
John Linnb85a3ef2011-06-20 11:47:27 -060034
Arnd Bergmann3d64b442011-07-07 11:35:20 +000035#include <asm/mach/arch.h>
John Linnb85a3ef2011-06-20 11:47:27 -060036#include <asm/mach/map.h>
Josh Cartwright03e07592012-10-31 11:11:59 -060037#include <asm/mach/time.h>
Arnd Bergmann3d64b442011-07-07 11:35:20 +000038#include <asm/mach-types.h>
John Linnb85a3ef2011-06-20 11:47:27 -060039#include <asm/page.h>
Josh Cartwright9a45eb62012-11-19 11:38:29 -060040#include <asm/pgtable.h>
Michal Simek732078c2013-03-20 11:11:43 +010041#include <asm/smp_scu.h>
Michal Simek00f7dc62013-07-31 09:19:59 +020042#include <asm/system_info.h>
John Linnb85a3ef2011-06-20 11:47:27 -060043#include <asm/hardware/cache-l2x0.h>
44
John Linnb85a3ef2011-06-20 11:47:27 -060045#include "common.h"
46
Michal Simek00f7dc62013-07-31 09:19:59 +020047#define ZYNQ_DEVCFG_MCTRL 0x80
48#define ZYNQ_DEVCFG_PS_VERSION_SHIFT 28
49#define ZYNQ_DEVCFG_PS_VERSION_MASK 0xF
50
Michal Simek732078c2013-03-20 11:11:43 +010051void __iomem *zynq_scu_base;
52
Michal Simek46f5b962014-01-31 12:55:06 +010053/**
54 * zynq_memory_init - Initialize special memory
55 *
56 * We need to stop things allocating the low memory as DMA can't work in
57 * the 1st 512K of memory.
58 */
59static void __init zynq_memory_init(void)
60{
61 if (!__pa(PAGE_OFFSET))
62 memblock_reserve(__pa(PAGE_OFFSET), __pa(swapper_pg_dir));
63}
64
Daniel Lezcano3e8ceca2013-09-21 18:41:02 +020065static struct platform_device zynq_cpuidle_device = {
66 .name = "cpuidle-zynq",
67};
68
John Linnb85a3ef2011-06-20 11:47:27 -060069/**
Michal Simek00f7dc62013-07-31 09:19:59 +020070 * zynq_get_revision - Get Zynq silicon revision
71 *
72 * Return: Silicon version or -1 otherwise
73 */
74static int __init zynq_get_revision(void)
75{
76 struct device_node *np;
77 void __iomem *zynq_devcfg_base;
78 u32 revision;
79
80 np = of_find_compatible_node(NULL, NULL, "xlnx,zynq-devcfg-1.0");
81 if (!np) {
82 pr_err("%s: no devcfg node found\n", __func__);
83 return -1;
84 }
85
86 zynq_devcfg_base = of_iomap(np, 0);
87 if (!zynq_devcfg_base) {
88 pr_err("%s: Unable to map I/O memory\n", __func__);
89 return -1;
90 }
91
92 revision = readl(zynq_devcfg_base + ZYNQ_DEVCFG_MCTRL);
93 revision >>= ZYNQ_DEVCFG_PS_VERSION_SHIFT;
94 revision &= ZYNQ_DEVCFG_PS_VERSION_MASK;
95
96 iounmap(zynq_devcfg_base);
97
98 return revision;
99}
100
Soren Brinkmannae88b852014-09-02 14:19:06 -0700101static void __init zynq_init_late(void)
102{
103 zynq_core_pm_init();
Soren Brinkmann0beb2bd2014-09-02 14:19:09 -0700104 zynq_pm_late_init();
Soren Brinkmannae88b852014-09-02 14:19:06 -0700105}
106
Michal Simek00f7dc62013-07-31 09:19:59 +0200107/**
Michal Simek889faa82013-03-27 13:07:00 +0100108 * zynq_init_machine - System specific initialization, intended to be
109 * called from board specific initialization.
John Linnb85a3ef2011-06-20 11:47:27 -0600110 */
Michal Simek889faa82013-03-27 13:07:00 +0100111static void __init zynq_init_machine(void)
John Linnb85a3ef2011-06-20 11:47:27 -0600112{
Viresh Kumarbbcf0712014-09-09 19:58:03 +0530113 struct platform_device_info devinfo = { .name = "cpufreq-dt", };
Michal Simek00f7dc62013-07-31 09:19:59 +0200114 struct soc_device_attribute *soc_dev_attr;
115 struct soc_device *soc_dev;
116 struct device *parent = NULL;
Soren Brinkmanncd325292014-02-19 15:14:44 -0800117
Michal Simek00f7dc62013-07-31 09:19:59 +0200118 soc_dev_attr = kzalloc(sizeof(*soc_dev_attr), GFP_KERNEL);
119 if (!soc_dev_attr)
120 goto out;
121
122 system_rev = zynq_get_revision();
123
124 soc_dev_attr->family = kasprintf(GFP_KERNEL, "Xilinx Zynq");
125 soc_dev_attr->revision = kasprintf(GFP_KERNEL, "0x%x", system_rev);
126 soc_dev_attr->soc_id = kasprintf(GFP_KERNEL, "0x%x",
127 zynq_slcr_get_device_id());
128
129 soc_dev = soc_device_register(soc_dev_attr);
130 if (IS_ERR(soc_dev)) {
131 kfree(soc_dev_attr->family);
132 kfree(soc_dev_attr->revision);
133 kfree(soc_dev_attr->soc_id);
134 kfree(soc_dev_attr);
135 goto out;
136 }
137
138 parent = soc_device_to_device(soc_dev);
139
140out:
141 /*
142 * Finished with the static registrations now; fill in the missing
143 * devices
144 */
145 of_platform_populate(NULL, of_default_bus_match_table, NULL, parent);
Daniel Lezcano3e8ceca2013-09-21 18:41:02 +0200146
147 platform_device_register(&zynq_cpuidle_device);
Soren Brinkmanncd325292014-02-19 15:14:44 -0800148 platform_device_register_full(&devinfo);
Michal Simek016f4dc2013-11-26 15:41:31 +0100149
150 zynq_slcr_init();
John Linnb85a3ef2011-06-20 11:47:27 -0600151}
152
Michal Simek889faa82013-03-27 13:07:00 +0100153static void __init zynq_timer_init(void)
Josh Cartwright03e07592012-10-31 11:11:59 -0600154{
Michal Simek016f4dc2013-11-26 15:41:31 +0100155 zynq_early_slcr_init();
Steffen Trumtrar6f69c7f2013-06-25 22:05:24 +0200156
Michal Simekb0504e32013-11-18 16:48:19 +0100157 zynq_clock_init();
Michal Simek4a32c742014-02-05 15:41:51 +0100158 of_clk_init(NULL);
Michal Simekc5263bb2013-03-20 10:24:59 +0100159 clocksource_of_init();
Josh Cartwright03e07592012-10-31 11:11:59 -0600160}
161
Michal Simek732078c2013-03-20 11:11:43 +0100162static struct map_desc zynq_cortex_a9_scu_map __initdata = {
163 .length = SZ_256,
164 .type = MT_DEVICE,
165};
166
167static void __init zynq_scu_map_io(void)
168{
169 unsigned long base;
170
171 base = scu_a9_get_base();
172 zynq_cortex_a9_scu_map.pfn = __phys_to_pfn(base);
173 /* Expected address is in vmalloc area that's why simple assign here */
174 zynq_cortex_a9_scu_map.virtual = base;
175 iotable_init(&zynq_cortex_a9_scu_map, 1);
176 zynq_scu_base = (void __iomem *)base;
177 BUG_ON(!zynq_scu_base);
178}
179
John Linnb85a3ef2011-06-20 11:47:27 -0600180/**
Michal Simek889faa82013-03-27 13:07:00 +0100181 * zynq_map_io - Create memory mappings needed for early I/O.
John Linnb85a3ef2011-06-20 11:47:27 -0600182 */
Michal Simek889faa82013-03-27 13:07:00 +0100183static void __init zynq_map_io(void)
John Linnb85a3ef2011-06-20 11:47:27 -0600184{
Josh Cartwright385f02b2012-11-19 10:16:01 -0600185 debug_ll_io_init();
Michal Simek732078c2013-03-20 11:11:43 +0100186 zynq_scu_map_io();
John Linnb85a3ef2011-06-20 11:47:27 -0600187}
Arnd Bergmann3d64b442011-07-07 11:35:20 +0000188
Soren Brinkmann9f4f5d22013-10-31 09:10:18 -0700189static void __init zynq_irq_init(void)
190{
191 gic_arch_extn.flags = IRQCHIP_SKIP_SET_WAKE | IRQCHIP_MASK_ON_SUSPEND;
192 irqchip_init();
193}
194
Vincent Stehléfe08bf92013-06-27 14:42:41 +0200195static void zynq_system_reset(enum reboot_mode mode, const char *cmd)
Michal Simek96790f02013-03-20 11:42:15 +0100196{
197 zynq_slcr_system_reset();
198}
199
Michal Simek889faa82013-03-27 13:07:00 +0100200static const char * const zynq_dt_match[] = {
Josh Cartwrighte06f1a92012-10-31 12:24:48 -0600201 "xlnx,zynq-7000",
Arnd Bergmann3d64b442011-07-07 11:35:20 +0000202 NULL
203};
204
Arnd Bergmann514a5902013-06-13 14:13:37 +0200205DT_MACHINE_START(XILINX_EP107, "Xilinx Zynq Platform")
Russell Kingdcf9c7f2014-04-28 15:31:11 +0100206 /* 64KB way size, 8-way associativity, parity disabled */
Michal Simek80971712014-08-29 16:08:58 +0200207 .l2c_aux_val = 0x00000000,
208 .l2c_aux_mask = 0xffffffff,
Michal Simekaa7eb2b2013-03-20 13:50:12 +0100209 .smp = smp_ops(zynq_smp_ops),
Michal Simek889faa82013-03-27 13:07:00 +0100210 .map_io = zynq_map_io,
Soren Brinkmann9f4f5d22013-10-31 09:10:18 -0700211 .init_irq = zynq_irq_init,
Michal Simek889faa82013-03-27 13:07:00 +0100212 .init_machine = zynq_init_machine,
Soren Brinkmannae88b852014-09-02 14:19:06 -0700213 .init_late = zynq_init_late,
Michal Simek889faa82013-03-27 13:07:00 +0100214 .init_time = zynq_timer_init,
215 .dt_compat = zynq_dt_match,
Michal Simek46f5b962014-01-31 12:55:06 +0100216 .reserve = zynq_memory_init,
Michal Simek96790f02013-03-20 11:42:15 +0100217 .restart = zynq_system_reset,
Arnd Bergmann3d64b442011-07-07 11:35:20 +0000218MACHINE_END