blob: c7c175a4aff13ac82bed43d858875cfa1503aafa [file] [log] [blame]
Erik Gilling3c92db92010-03-15 19:40:06 -07001/*
2 * arch/arm/mach-tegra/gpio.c
3 *
4 * Copyright (c) 2010 Google, Inc
5 *
6 * Author:
7 * Erik Gilling <konkers@google.com>
8 *
9 * This software is licensed under the terms of the GNU General Public
10 * License version 2, as published by the Free Software Foundation, and
11 * may be copied, distributed, and modified under those terms.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 */
19
20#include <linux/init.h>
21#include <linux/irq.h>
Colin Cross2e47b8b2010-04-07 12:59:42 -070022#include <linux/interrupt.h>
Erik Gilling3c92db92010-03-15 19:40:06 -070023#include <linux/io.h>
24#include <linux/gpio.h>
Stephen Warren5c1e2c92012-03-16 17:35:08 -060025#include <linux/of_device.h>
Stephen Warren88d89512011-10-11 16:16:14 -060026#include <linux/platform_device.h>
27#include <linux/module.h>
Stephen Warren6f74dc92012-01-04 08:39:37 +000028#include <linux/irqdomain.h>
Stephen Warren3e215d02012-02-18 01:04:55 -070029#include <linux/pinctrl/consumer.h>
Erik Gilling3c92db92010-03-15 19:40:06 -070030
Will Deacon98022942011-02-21 13:58:10 +000031#include <asm/mach/irq.h>
32
Erik Gilling3c92db92010-03-15 19:40:06 -070033#define GPIO_BANK(x) ((x) >> 5)
34#define GPIO_PORT(x) (((x) >> 3) & 0x3)
35#define GPIO_BIT(x) ((x) & 0x7)
36
Stephen Warren5c1e2c92012-03-16 17:35:08 -060037#define GPIO_REG(x) (GPIO_BANK(x) * tegra_gpio_bank_stride + \
38 GPIO_PORT(x) * 4)
Erik Gilling3c92db92010-03-15 19:40:06 -070039
40#define GPIO_CNF(x) (GPIO_REG(x) + 0x00)
41#define GPIO_OE(x) (GPIO_REG(x) + 0x10)
42#define GPIO_OUT(x) (GPIO_REG(x) + 0X20)
43#define GPIO_IN(x) (GPIO_REG(x) + 0x30)
44#define GPIO_INT_STA(x) (GPIO_REG(x) + 0x40)
45#define GPIO_INT_ENB(x) (GPIO_REG(x) + 0x50)
46#define GPIO_INT_LVL(x) (GPIO_REG(x) + 0x60)
47#define GPIO_INT_CLR(x) (GPIO_REG(x) + 0x70)
48
Stephen Warren5c1e2c92012-03-16 17:35:08 -060049#define GPIO_MSK_CNF(x) (GPIO_REG(x) + tegra_gpio_upper_offset + 0x00)
50#define GPIO_MSK_OE(x) (GPIO_REG(x) + tegra_gpio_upper_offset + 0x10)
51#define GPIO_MSK_OUT(x) (GPIO_REG(x) + tegra_gpio_upper_offset + 0X20)
52#define GPIO_MSK_INT_STA(x) (GPIO_REG(x) + tegra_gpio_upper_offset + 0x40)
53#define GPIO_MSK_INT_ENB(x) (GPIO_REG(x) + tegra_gpio_upper_offset + 0x50)
54#define GPIO_MSK_INT_LVL(x) (GPIO_REG(x) + tegra_gpio_upper_offset + 0x60)
Erik Gilling3c92db92010-03-15 19:40:06 -070055
56#define GPIO_INT_LVL_MASK 0x010101
57#define GPIO_INT_LVL_EDGE_RISING 0x000101
58#define GPIO_INT_LVL_EDGE_FALLING 0x000100
59#define GPIO_INT_LVL_EDGE_BOTH 0x010100
60#define GPIO_INT_LVL_LEVEL_HIGH 0x000001
61#define GPIO_INT_LVL_LEVEL_LOW 0x000000
62
63struct tegra_gpio_bank {
64 int bank;
65 int irq;
66 spinlock_t lvl_lock[4];
Colin Cross2e47b8b2010-04-07 12:59:42 -070067#ifdef CONFIG_PM
68 u32 cnf[4];
69 u32 out[4];
70 u32 oe[4];
71 u32 int_enb[4];
72 u32 int_lvl[4];
73#endif
Erik Gilling3c92db92010-03-15 19:40:06 -070074};
75
Stephen Warrenbdc93a72012-02-13 16:21:15 -070076static struct irq_domain *irq_domain;
Stephen Warren88d89512011-10-11 16:16:14 -060077static void __iomem *regs;
Stephen Warren33918112012-01-19 08:16:35 +000078static u32 tegra_gpio_bank_count;
Stephen Warren5c1e2c92012-03-16 17:35:08 -060079static u32 tegra_gpio_bank_stride;
80static u32 tegra_gpio_upper_offset;
Stephen Warren33918112012-01-19 08:16:35 +000081static struct tegra_gpio_bank *tegra_gpio_banks;
Stephen Warren88d89512011-10-11 16:16:14 -060082
83static inline void tegra_gpio_writel(u32 val, u32 reg)
84{
85 __raw_writel(val, regs + reg);
86}
87
88static inline u32 tegra_gpio_readl(u32 reg)
89{
90 return __raw_readl(regs + reg);
91}
Erik Gilling3c92db92010-03-15 19:40:06 -070092
93static int tegra_gpio_compose(int bank, int port, int bit)
94{
95 return (bank << 5) | ((port & 0x3) << 3) | (bit & 0x7);
96}
97
98static void tegra_gpio_mask_write(u32 reg, int gpio, int value)
99{
100 u32 val;
101
102 val = 0x100 << GPIO_BIT(gpio);
103 if (value)
104 val |= 1 << GPIO_BIT(gpio);
Stephen Warren88d89512011-10-11 16:16:14 -0600105 tegra_gpio_writel(val, reg);
Erik Gilling3c92db92010-03-15 19:40:06 -0700106}
107
Stephen Warren3e215d02012-02-18 01:04:55 -0700108static void tegra_gpio_enable(int gpio)
Erik Gilling3c92db92010-03-15 19:40:06 -0700109{
110 tegra_gpio_mask_write(GPIO_MSK_CNF(gpio), gpio, 1);
111}
Arnd Bergmann691e06c2012-03-02 17:32:24 -0500112EXPORT_SYMBOL_GPL(tegra_gpio_enable);
Erik Gilling3c92db92010-03-15 19:40:06 -0700113
Stephen Warren3e215d02012-02-18 01:04:55 -0700114static void tegra_gpio_disable(int gpio)
Erik Gilling3c92db92010-03-15 19:40:06 -0700115{
116 tegra_gpio_mask_write(GPIO_MSK_CNF(gpio), gpio, 0);
117}
Arnd Bergmann691e06c2012-03-02 17:32:24 -0500118EXPORT_SYMBOL_GPL(tegra_gpio_disable);
Erik Gilling3c92db92010-03-15 19:40:06 -0700119
Stephen Warren3e215d02012-02-18 01:04:55 -0700120int tegra_gpio_request(struct gpio_chip *chip, unsigned offset)
121{
122 return pinctrl_request_gpio(offset);
123}
124
125void tegra_gpio_free(struct gpio_chip *chip, unsigned offset)
126{
127 pinctrl_free_gpio(offset);
128 tegra_gpio_disable(offset);
129}
130
Erik Gilling3c92db92010-03-15 19:40:06 -0700131static void tegra_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
132{
133 tegra_gpio_mask_write(GPIO_MSK_OUT(offset), offset, value);
134}
135
136static int tegra_gpio_get(struct gpio_chip *chip, unsigned offset)
137{
Stephen Warren88d89512011-10-11 16:16:14 -0600138 return (tegra_gpio_readl(GPIO_IN(offset)) >> GPIO_BIT(offset)) & 0x1;
Erik Gilling3c92db92010-03-15 19:40:06 -0700139}
140
141static int tegra_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
142{
143 tegra_gpio_mask_write(GPIO_MSK_OE(offset), offset, 0);
Stephen Warren3e215d02012-02-18 01:04:55 -0700144 tegra_gpio_enable(offset);
Erik Gilling3c92db92010-03-15 19:40:06 -0700145 return 0;
146}
147
148static int tegra_gpio_direction_output(struct gpio_chip *chip, unsigned offset,
149 int value)
150{
151 tegra_gpio_set(chip, offset, value);
152 tegra_gpio_mask_write(GPIO_MSK_OE(offset), offset, 1);
Stephen Warren3e215d02012-02-18 01:04:55 -0700153 tegra_gpio_enable(offset);
Erik Gilling3c92db92010-03-15 19:40:06 -0700154 return 0;
155}
156
Stephen Warren438a99c2011-08-23 00:39:56 +0100157static int tegra_gpio_to_irq(struct gpio_chip *chip, unsigned offset)
158{
Stephen Warrenbdc93a72012-02-13 16:21:15 -0700159 return irq_find_mapping(irq_domain, offset);
Stephen Warren438a99c2011-08-23 00:39:56 +0100160}
Erik Gilling3c92db92010-03-15 19:40:06 -0700161
162static struct gpio_chip tegra_gpio_chip = {
163 .label = "tegra-gpio",
Stephen Warren3e215d02012-02-18 01:04:55 -0700164 .request = tegra_gpio_request,
165 .free = tegra_gpio_free,
Erik Gilling3c92db92010-03-15 19:40:06 -0700166 .direction_input = tegra_gpio_direction_input,
167 .get = tegra_gpio_get,
168 .direction_output = tegra_gpio_direction_output,
169 .set = tegra_gpio_set,
Stephen Warren438a99c2011-08-23 00:39:56 +0100170 .to_irq = tegra_gpio_to_irq,
Erik Gilling3c92db92010-03-15 19:40:06 -0700171 .base = 0,
Erik Gilling3c92db92010-03-15 19:40:06 -0700172};
173
Lennert Buytenhek37337a82010-11-29 11:14:46 +0100174static void tegra_gpio_irq_ack(struct irq_data *d)
Erik Gilling3c92db92010-03-15 19:40:06 -0700175{
Stephen Warren6f74dc92012-01-04 08:39:37 +0000176 int gpio = d->hwirq;
Erik Gilling3c92db92010-03-15 19:40:06 -0700177
Stephen Warren88d89512011-10-11 16:16:14 -0600178 tegra_gpio_writel(1 << GPIO_BIT(gpio), GPIO_INT_CLR(gpio));
Erik Gilling3c92db92010-03-15 19:40:06 -0700179}
180
Lennert Buytenhek37337a82010-11-29 11:14:46 +0100181static void tegra_gpio_irq_mask(struct irq_data *d)
Erik Gilling3c92db92010-03-15 19:40:06 -0700182{
Stephen Warren6f74dc92012-01-04 08:39:37 +0000183 int gpio = d->hwirq;
Erik Gilling3c92db92010-03-15 19:40:06 -0700184
185 tegra_gpio_mask_write(GPIO_MSK_INT_ENB(gpio), gpio, 0);
186}
187
Lennert Buytenhek37337a82010-11-29 11:14:46 +0100188static void tegra_gpio_irq_unmask(struct irq_data *d)
Erik Gilling3c92db92010-03-15 19:40:06 -0700189{
Stephen Warren6f74dc92012-01-04 08:39:37 +0000190 int gpio = d->hwirq;
Erik Gilling3c92db92010-03-15 19:40:06 -0700191
192 tegra_gpio_mask_write(GPIO_MSK_INT_ENB(gpio), gpio, 1);
193}
194
Lennert Buytenhek37337a82010-11-29 11:14:46 +0100195static int tegra_gpio_irq_set_type(struct irq_data *d, unsigned int type)
Erik Gilling3c92db92010-03-15 19:40:06 -0700196{
Stephen Warren6f74dc92012-01-04 08:39:37 +0000197 int gpio = d->hwirq;
Lennert Buytenhek37337a82010-11-29 11:14:46 +0100198 struct tegra_gpio_bank *bank = irq_data_get_irq_chip_data(d);
Erik Gilling3c92db92010-03-15 19:40:06 -0700199 int port = GPIO_PORT(gpio);
200 int lvl_type;
201 int val;
202 unsigned long flags;
203
204 switch (type & IRQ_TYPE_SENSE_MASK) {
205 case IRQ_TYPE_EDGE_RISING:
206 lvl_type = GPIO_INT_LVL_EDGE_RISING;
207 break;
208
209 case IRQ_TYPE_EDGE_FALLING:
210 lvl_type = GPIO_INT_LVL_EDGE_FALLING;
211 break;
212
213 case IRQ_TYPE_EDGE_BOTH:
214 lvl_type = GPIO_INT_LVL_EDGE_BOTH;
215 break;
216
217 case IRQ_TYPE_LEVEL_HIGH:
218 lvl_type = GPIO_INT_LVL_LEVEL_HIGH;
219 break;
220
221 case IRQ_TYPE_LEVEL_LOW:
222 lvl_type = GPIO_INT_LVL_LEVEL_LOW;
223 break;
224
225 default:
226 return -EINVAL;
227 }
228
229 spin_lock_irqsave(&bank->lvl_lock[port], flags);
230
Stephen Warren88d89512011-10-11 16:16:14 -0600231 val = tegra_gpio_readl(GPIO_INT_LVL(gpio));
Erik Gilling3c92db92010-03-15 19:40:06 -0700232 val &= ~(GPIO_INT_LVL_MASK << GPIO_BIT(gpio));
233 val |= lvl_type << GPIO_BIT(gpio);
Stephen Warren88d89512011-10-11 16:16:14 -0600234 tegra_gpio_writel(val, GPIO_INT_LVL(gpio));
Erik Gilling3c92db92010-03-15 19:40:06 -0700235
236 spin_unlock_irqrestore(&bank->lvl_lock[port], flags);
237
Stephen Warrend9411362012-03-19 10:31:58 -0600238 tegra_gpio_mask_write(GPIO_MSK_OE(gpio), gpio, 0);
239 tegra_gpio_enable(gpio);
240
Erik Gilling3c92db92010-03-15 19:40:06 -0700241 if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100242 __irq_set_handler_locked(d->irq, handle_level_irq);
Erik Gilling3c92db92010-03-15 19:40:06 -0700243 else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100244 __irq_set_handler_locked(d->irq, handle_edge_irq);
Erik Gilling3c92db92010-03-15 19:40:06 -0700245
246 return 0;
247}
248
249static void tegra_gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
250{
251 struct tegra_gpio_bank *bank;
252 int port;
253 int pin;
254 int unmasked = 0;
Will Deacon98022942011-02-21 13:58:10 +0000255 struct irq_chip *chip = irq_desc_get_chip(desc);
Erik Gilling3c92db92010-03-15 19:40:06 -0700256
Will Deacon98022942011-02-21 13:58:10 +0000257 chained_irq_enter(chip, desc);
Erik Gilling3c92db92010-03-15 19:40:06 -0700258
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100259 bank = irq_get_handler_data(irq);
Erik Gilling3c92db92010-03-15 19:40:06 -0700260
261 for (port = 0; port < 4; port++) {
262 int gpio = tegra_gpio_compose(bank->bank, port, 0);
Stephen Warren88d89512011-10-11 16:16:14 -0600263 unsigned long sta = tegra_gpio_readl(GPIO_INT_STA(gpio)) &
264 tegra_gpio_readl(GPIO_INT_ENB(gpio));
265 u32 lvl = tegra_gpio_readl(GPIO_INT_LVL(gpio));
Erik Gilling3c92db92010-03-15 19:40:06 -0700266
267 for_each_set_bit(pin, &sta, 8) {
Stephen Warren88d89512011-10-11 16:16:14 -0600268 tegra_gpio_writel(1 << pin, GPIO_INT_CLR(gpio));
Erik Gilling3c92db92010-03-15 19:40:06 -0700269
270 /* if gpio is edge triggered, clear condition
271 * before executing the hander so that we don't
272 * miss edges
273 */
274 if (lvl & (0x100 << pin)) {
275 unmasked = 1;
Will Deacon98022942011-02-21 13:58:10 +0000276 chained_irq_exit(chip, desc);
Erik Gilling3c92db92010-03-15 19:40:06 -0700277 }
278
279 generic_handle_irq(gpio_to_irq(gpio + pin));
280 }
281 }
282
283 if (!unmasked)
Will Deacon98022942011-02-21 13:58:10 +0000284 chained_irq_exit(chip, desc);
Erik Gilling3c92db92010-03-15 19:40:06 -0700285
286}
287
Colin Cross2e47b8b2010-04-07 12:59:42 -0700288#ifdef CONFIG_PM
289void tegra_gpio_resume(void)
290{
291 unsigned long flags;
Colin Crossc8309ef2011-03-30 00:24:43 -0700292 int b;
293 int p;
Colin Cross2e47b8b2010-04-07 12:59:42 -0700294
295 local_irq_save(flags);
296
Stephen Warren33918112012-01-19 08:16:35 +0000297 for (b = 0; b < tegra_gpio_bank_count; b++) {
Colin Cross2e47b8b2010-04-07 12:59:42 -0700298 struct tegra_gpio_bank *bank = &tegra_gpio_banks[b];
299
300 for (p = 0; p < ARRAY_SIZE(bank->oe); p++) {
301 unsigned int gpio = (b<<5) | (p<<3);
Stephen Warren88d89512011-10-11 16:16:14 -0600302 tegra_gpio_writel(bank->cnf[p], GPIO_CNF(gpio));
303 tegra_gpio_writel(bank->out[p], GPIO_OUT(gpio));
304 tegra_gpio_writel(bank->oe[p], GPIO_OE(gpio));
305 tegra_gpio_writel(bank->int_lvl[p], GPIO_INT_LVL(gpio));
306 tegra_gpio_writel(bank->int_enb[p], GPIO_INT_ENB(gpio));
Colin Cross2e47b8b2010-04-07 12:59:42 -0700307 }
308 }
309
310 local_irq_restore(flags);
Colin Cross2e47b8b2010-04-07 12:59:42 -0700311}
312
313void tegra_gpio_suspend(void)
314{
315 unsigned long flags;
Colin Crossc8309ef2011-03-30 00:24:43 -0700316 int b;
317 int p;
Colin Cross2e47b8b2010-04-07 12:59:42 -0700318
Colin Cross2e47b8b2010-04-07 12:59:42 -0700319 local_irq_save(flags);
Stephen Warren33918112012-01-19 08:16:35 +0000320 for (b = 0; b < tegra_gpio_bank_count; b++) {
Colin Cross2e47b8b2010-04-07 12:59:42 -0700321 struct tegra_gpio_bank *bank = &tegra_gpio_banks[b];
322
323 for (p = 0; p < ARRAY_SIZE(bank->oe); p++) {
324 unsigned int gpio = (b<<5) | (p<<3);
Stephen Warren88d89512011-10-11 16:16:14 -0600325 bank->cnf[p] = tegra_gpio_readl(GPIO_CNF(gpio));
326 bank->out[p] = tegra_gpio_readl(GPIO_OUT(gpio));
327 bank->oe[p] = tegra_gpio_readl(GPIO_OE(gpio));
328 bank->int_enb[p] = tegra_gpio_readl(GPIO_INT_ENB(gpio));
329 bank->int_lvl[p] = tegra_gpio_readl(GPIO_INT_LVL(gpio));
Colin Cross2e47b8b2010-04-07 12:59:42 -0700330 }
331 }
332 local_irq_restore(flags);
333}
334
Lennert Buytenhek37337a82010-11-29 11:14:46 +0100335static int tegra_gpio_wake_enable(struct irq_data *d, unsigned int enable)
Colin Cross2e47b8b2010-04-07 12:59:42 -0700336{
Lennert Buytenhek37337a82010-11-29 11:14:46 +0100337 struct tegra_gpio_bank *bank = irq_data_get_irq_chip_data(d);
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100338 return irq_set_irq_wake(bank->irq, enable);
Colin Cross2e47b8b2010-04-07 12:59:42 -0700339}
340#endif
Erik Gilling3c92db92010-03-15 19:40:06 -0700341
342static struct irq_chip tegra_gpio_irq_chip = {
343 .name = "GPIO",
Lennert Buytenhek37337a82010-11-29 11:14:46 +0100344 .irq_ack = tegra_gpio_irq_ack,
345 .irq_mask = tegra_gpio_irq_mask,
346 .irq_unmask = tegra_gpio_irq_unmask,
347 .irq_set_type = tegra_gpio_irq_set_type,
Colin Cross2e47b8b2010-04-07 12:59:42 -0700348#ifdef CONFIG_PM
Lennert Buytenhek37337a82010-11-29 11:14:46 +0100349 .irq_set_wake = tegra_gpio_wake_enable,
Colin Cross2e47b8b2010-04-07 12:59:42 -0700350#endif
Erik Gilling3c92db92010-03-15 19:40:06 -0700351};
352
Stephen Warren5c1e2c92012-03-16 17:35:08 -0600353struct tegra_gpio_soc_config {
354 u32 bank_stride;
355 u32 upper_offset;
356};
357
358static struct tegra_gpio_soc_config tegra20_gpio_config = {
359 .bank_stride = 0x80,
360 .upper_offset = 0x800,
361};
362
363static struct tegra_gpio_soc_config tegra30_gpio_config = {
364 .bank_stride = 0x100,
365 .upper_offset = 0x80,
366};
367
368static struct of_device_id tegra_gpio_of_match[] __devinitdata = {
369 { .compatible = "nvidia,tegra30-gpio", .data = &tegra30_gpio_config },
370 { .compatible = "nvidia,tegra20-gpio", .data = &tegra20_gpio_config },
371 { },
372};
Erik Gilling3c92db92010-03-15 19:40:06 -0700373
374/* This lock class tells lockdep that GPIO irqs are in a different
375 * category than their parents, so it won't report false recursion.
376 */
377static struct lock_class_key gpio_lock_class;
378
Stephen Warren88d89512011-10-11 16:16:14 -0600379static int __devinit tegra_gpio_probe(struct platform_device *pdev)
Erik Gilling3c92db92010-03-15 19:40:06 -0700380{
Stephen Warren5c1e2c92012-03-16 17:35:08 -0600381 const struct of_device_id *match;
382 struct tegra_gpio_soc_config *config;
Stephen Warren88d89512011-10-11 16:16:14 -0600383 struct resource *res;
Erik Gilling3c92db92010-03-15 19:40:06 -0700384 struct tegra_gpio_bank *bank;
Stephen Warren47008002011-08-23 00:39:55 +0100385 int gpio;
Erik Gilling3c92db92010-03-15 19:40:06 -0700386 int i;
387 int j;
388
Stephen Warren5c1e2c92012-03-16 17:35:08 -0600389 match = of_match_device(tegra_gpio_of_match, &pdev->dev);
390 if (match)
391 config = (struct tegra_gpio_soc_config *)match->data;
392 else
393 config = &tegra20_gpio_config;
394
395 tegra_gpio_bank_stride = config->bank_stride;
396 tegra_gpio_upper_offset = config->upper_offset;
397
Stephen Warren33918112012-01-19 08:16:35 +0000398 for (;;) {
399 res = platform_get_resource(pdev, IORESOURCE_IRQ, tegra_gpio_bank_count);
400 if (!res)
401 break;
402 tegra_gpio_bank_count++;
403 }
404 if (!tegra_gpio_bank_count) {
405 dev_err(&pdev->dev, "Missing IRQ resource\n");
406 return -ENODEV;
407 }
408
409 tegra_gpio_chip.ngpio = tegra_gpio_bank_count * 32;
410
411 tegra_gpio_banks = devm_kzalloc(&pdev->dev,
412 tegra_gpio_bank_count * sizeof(*tegra_gpio_banks),
413 GFP_KERNEL);
414 if (!tegra_gpio_banks) {
415 dev_err(&pdev->dev, "Couldn't allocate bank structure\n");
416 return -ENODEV;
417 }
418
Linus Walleijd0235672012-10-16 21:00:09 +0200419 irq_domain = irq_domain_add_linear(pdev->dev.of_node,
420 tegra_gpio_chip.ngpio,
Stephen Warrenbdc93a72012-02-13 16:21:15 -0700421 &irq_domain_simple_ops, NULL);
Linus Walleijd0235672012-10-16 21:00:09 +0200422 if (!irq_domain)
423 return -ENODEV;
Stephen Warren6f74dc92012-01-04 08:39:37 +0000424
Stephen Warren33918112012-01-19 08:16:35 +0000425 for (i = 0; i < tegra_gpio_bank_count; i++) {
Stephen Warren88d89512011-10-11 16:16:14 -0600426 res = platform_get_resource(pdev, IORESOURCE_IRQ, i);
427 if (!res) {
428 dev_err(&pdev->dev, "Missing IRQ resource\n");
429 return -ENODEV;
430 }
431
432 bank = &tegra_gpio_banks[i];
433 bank->bank = i;
434 bank->irq = res->start;
435 }
436
437 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
438 if (!res) {
439 dev_err(&pdev->dev, "Missing MEM resource\n");
440 return -ENODEV;
441 }
442
Julia Lawallaedd4fd2011-12-27 15:01:26 +0100443 regs = devm_request_and_ioremap(&pdev->dev, res);
Stephen Warren88d89512011-10-11 16:16:14 -0600444 if (!regs) {
445 dev_err(&pdev->dev, "Couldn't ioremap regs\n");
446 return -ENODEV;
447 }
448
Stephen Warren4a3398e2012-03-16 17:37:24 -0600449 for (i = 0; i < tegra_gpio_bank_count; i++) {
Erik Gilling3c92db92010-03-15 19:40:06 -0700450 for (j = 0; j < 4; j++) {
451 int gpio = tegra_gpio_compose(i, j, 0);
Stephen Warren88d89512011-10-11 16:16:14 -0600452 tegra_gpio_writel(0x00, GPIO_INT_ENB(gpio));
Erik Gilling3c92db92010-03-15 19:40:06 -0700453 }
454 }
455
Grant Likelydf221222011-06-15 14:54:14 -0600456#ifdef CONFIG_OF_GPIO
Stephen Warren88d89512011-10-11 16:16:14 -0600457 tegra_gpio_chip.of_node = pdev->dev.of_node;
458#endif
Grant Likelydf221222011-06-15 14:54:14 -0600459
Erik Gilling3c92db92010-03-15 19:40:06 -0700460 gpiochip_add(&tegra_gpio_chip);
461
Stephen Warren33918112012-01-19 08:16:35 +0000462 for (gpio = 0; gpio < tegra_gpio_chip.ngpio; gpio++) {
Linus Walleijd0235672012-10-16 21:00:09 +0200463 int irq = irq_create_mapping(irq_domain, gpio);
Stephen Warren47008002011-08-23 00:39:55 +0100464 /* No validity check; all Tegra GPIOs are valid IRQs */
Erik Gilling3c92db92010-03-15 19:40:06 -0700465
Stephen Warren47008002011-08-23 00:39:55 +0100466 bank = &tegra_gpio_banks[GPIO_BANK(gpio)];
467
468 irq_set_lockdep_class(irq, &gpio_lock_class);
469 irq_set_chip_data(irq, bank);
470 irq_set_chip_and_handler(irq, &tegra_gpio_irq_chip,
Thomas Gleixnerf38c02f2011-03-24 13:35:09 +0100471 handle_simple_irq);
Stephen Warren47008002011-08-23 00:39:55 +0100472 set_irq_flags(irq, IRQF_VALID);
Erik Gilling3c92db92010-03-15 19:40:06 -0700473 }
474
Stephen Warren33918112012-01-19 08:16:35 +0000475 for (i = 0; i < tegra_gpio_bank_count; i++) {
Erik Gilling3c92db92010-03-15 19:40:06 -0700476 bank = &tegra_gpio_banks[i];
477
Thomas Gleixner6845664a2011-03-24 13:25:22 +0100478 irq_set_chained_handler(bank->irq, tegra_gpio_irq_handler);
479 irq_set_handler_data(bank->irq, bank);
Erik Gilling3c92db92010-03-15 19:40:06 -0700480
481 for (j = 0; j < 4; j++)
482 spin_lock_init(&bank->lvl_lock[j]);
483 }
484
485 return 0;
486}
487
Stephen Warren88d89512011-10-11 16:16:14 -0600488static struct platform_driver tegra_gpio_driver = {
489 .driver = {
490 .name = "tegra-gpio",
491 .owner = THIS_MODULE,
492 .of_match_table = tegra_gpio_of_match,
493 },
494 .probe = tegra_gpio_probe,
495};
496
497static int __init tegra_gpio_init(void)
498{
499 return platform_driver_register(&tegra_gpio_driver);
500}
Erik Gilling3c92db92010-03-15 19:40:06 -0700501postcore_initcall(tegra_gpio_init);
502
503#ifdef CONFIG_DEBUG_FS
504
505#include <linux/debugfs.h>
506#include <linux/seq_file.h>
507
508static int dbg_gpio_show(struct seq_file *s, void *unused)
509{
510 int i;
511 int j;
512
Stephen Warren4a3398e2012-03-16 17:37:24 -0600513 for (i = 0; i < tegra_gpio_bank_count; i++) {
Erik Gilling3c92db92010-03-15 19:40:06 -0700514 for (j = 0; j < 4; j++) {
515 int gpio = tegra_gpio_compose(i, j, 0);
Colin Cross2e47b8b2010-04-07 12:59:42 -0700516 seq_printf(s,
517 "%d:%d %02x %02x %02x %02x %02x %02x %06x\n",
518 i, j,
Stephen Warren88d89512011-10-11 16:16:14 -0600519 tegra_gpio_readl(GPIO_CNF(gpio)),
520 tegra_gpio_readl(GPIO_OE(gpio)),
521 tegra_gpio_readl(GPIO_OUT(gpio)),
522 tegra_gpio_readl(GPIO_IN(gpio)),
523 tegra_gpio_readl(GPIO_INT_STA(gpio)),
524 tegra_gpio_readl(GPIO_INT_ENB(gpio)),
525 tegra_gpio_readl(GPIO_INT_LVL(gpio)));
Erik Gilling3c92db92010-03-15 19:40:06 -0700526 }
527 }
528 return 0;
529}
530
531static int dbg_gpio_open(struct inode *inode, struct file *file)
532{
533 return single_open(file, dbg_gpio_show, &inode->i_private);
534}
535
536static const struct file_operations debug_fops = {
537 .open = dbg_gpio_open,
538 .read = seq_read,
539 .llseek = seq_lseek,
540 .release = single_release,
541};
542
543static int __init tegra_gpio_debuginit(void)
544{
545 (void) debugfs_create_file("tegra_gpio", S_IRUGO,
546 NULL, NULL, &debug_fops);
547 return 0;
548}
549late_initcall(tegra_gpio_debuginit);
550#endif