blob: aa281d909eb05038a592030d31a4945550d68646 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * drivers/pci/setup-bus.c
3 *
4 * Extruded from code written by
5 * Dave Rusling (david.rusling@reo.mts.dec.com)
6 * David Mosberger (davidm@cs.arizona.edu)
7 * David Miller (davem@redhat.com)
8 *
9 * Support routines for initializing a PCI subsystem.
10 */
11
12/*
13 * Nov 2000, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
14 * PCI-PCI bridges cleanup, sorted resource allocation.
15 * Feb 2002, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
16 * Converted to allocation in 3 passes, which gives
17 * tighter packing. Prefetchable range support.
18 */
19
20#include <linux/init.h>
21#include <linux/kernel.h>
22#include <linux/module.h>
23#include <linux/pci.h>
24#include <linux/errno.h>
25#include <linux/ioport.h>
26#include <linux/cache.h>
27#include <linux/slab.h>
Bjorn Helgaas47087702012-02-23 14:29:23 -070028#include <asm-generic/pci-bridge.h>
Chris Wright6faf17f2009-08-28 13:00:06 -070029#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070030
Bjorn Helgaas844393f2012-02-23 20:18:59 -070031unsigned int pci_flags;
Bjorn Helgaas47087702012-02-23 14:29:23 -070032
Yinghai Lubdc4abe2012-01-21 02:08:27 -080033struct pci_dev_resource {
34 struct list_head list;
Yinghai Lu2934a0d2012-01-21 02:08:26 -080035 struct resource *res;
36 struct pci_dev *dev;
Yinghai Lu568ddef2010-01-22 01:02:21 -080037 resource_size_t start;
38 resource_size_t end;
Ram Paic8adf9a2011-02-14 17:43:20 -080039 resource_size_t add_size;
Ram Pai2bbc6942011-07-25 13:08:39 -070040 resource_size_t min_align;
Yinghai Lu568ddef2010-01-22 01:02:21 -080041 unsigned long flags;
42};
43
Yinghai Lubffc56d2012-01-21 02:08:30 -080044static void free_list(struct list_head *head)
45{
46 struct pci_dev_resource *dev_res, *tmp;
47
48 list_for_each_entry_safe(dev_res, tmp, head, list) {
49 list_del(&dev_res->list);
50 kfree(dev_res);
51 }
52}
Ram Pai094732a2011-02-14 17:43:18 -080053
Ram Paic8adf9a2011-02-14 17:43:20 -080054/**
55 * add_to_list() - add a new resource tracker to the list
56 * @head: Head of the list
57 * @dev: device corresponding to which the resource
58 * belongs
59 * @res: The resource to be tracked
60 * @add_size: additional size to be optionally added
61 * to the resource
62 */
Yinghai Lubdc4abe2012-01-21 02:08:27 -080063static int add_to_list(struct list_head *head,
Ram Paic8adf9a2011-02-14 17:43:20 -080064 struct pci_dev *dev, struct resource *res,
Ram Pai2bbc6942011-07-25 13:08:39 -070065 resource_size_t add_size, resource_size_t min_align)
Yinghai Lu568ddef2010-01-22 01:02:21 -080066{
Yinghai Lu764242a2012-01-21 02:08:28 -080067 struct pci_dev_resource *tmp;
Yinghai Lu568ddef2010-01-22 01:02:21 -080068
Yinghai Lubdc4abe2012-01-21 02:08:27 -080069 tmp = kzalloc(sizeof(*tmp), GFP_KERNEL);
Yinghai Lu568ddef2010-01-22 01:02:21 -080070 if (!tmp) {
Ryan Desfosses3c78bc62014-04-18 20:13:49 -040071 pr_warn("add_to_list: kmalloc() failed!\n");
Yinghai Luef62dfe2012-01-21 02:08:18 -080072 return -ENOMEM;
Yinghai Lu568ddef2010-01-22 01:02:21 -080073 }
74
Yinghai Lu568ddef2010-01-22 01:02:21 -080075 tmp->res = res;
76 tmp->dev = dev;
77 tmp->start = res->start;
78 tmp->end = res->end;
79 tmp->flags = res->flags;
Ram Paic8adf9a2011-02-14 17:43:20 -080080 tmp->add_size = add_size;
Ram Pai2bbc6942011-07-25 13:08:39 -070081 tmp->min_align = min_align;
Yinghai Lubdc4abe2012-01-21 02:08:27 -080082
83 list_add(&tmp->list, head);
Yinghai Luef62dfe2012-01-21 02:08:18 -080084
85 return 0;
Yinghai Lu568ddef2010-01-22 01:02:21 -080086}
87
Yinghai Lub9b0bba2012-01-21 02:08:29 -080088static void remove_from_list(struct list_head *head,
Yinghai Lu3e6e0d82012-01-21 02:08:20 -080089 struct resource *res)
90{
Yinghai Lub9b0bba2012-01-21 02:08:29 -080091 struct pci_dev_resource *dev_res, *tmp;
Yinghai Lu3e6e0d82012-01-21 02:08:20 -080092
Yinghai Lub9b0bba2012-01-21 02:08:29 -080093 list_for_each_entry_safe(dev_res, tmp, head, list) {
94 if (dev_res->res == res) {
95 list_del(&dev_res->list);
96 kfree(dev_res);
Yinghai Lubdc4abe2012-01-21 02:08:27 -080097 break;
Yinghai Lu3e6e0d82012-01-21 02:08:20 -080098 }
Yinghai Lu3e6e0d82012-01-21 02:08:20 -080099 }
100}
101
Wei Yangd74b9022015-03-25 16:23:51 +0800102static struct pci_dev_resource *res_to_dev_res(struct list_head *head,
103 struct resource *res)
Yinghai Lu1c372352012-01-21 02:08:19 -0800104{
Yinghai Lub9b0bba2012-01-21 02:08:29 -0800105 struct pci_dev_resource *dev_res;
Yinghai Lu1c372352012-01-21 02:08:19 -0800106
Yinghai Lub9b0bba2012-01-21 02:08:29 -0800107 list_for_each_entry(dev_res, head, list) {
108 if (dev_res->res == res) {
Yinghai Lub5924432012-01-21 02:08:31 -0800109 int idx = res - &dev_res->dev->resource[0];
110
Yinghai Lub9b0bba2012-01-21 02:08:29 -0800111 dev_printk(KERN_DEBUG, &dev_res->dev->dev,
Wei Yangd74b9022015-03-25 16:23:51 +0800112 "res[%d]=%pR res_to_dev_res add_size %llx min_align %llx\n",
Yinghai Lub5924432012-01-21 02:08:31 -0800113 idx, dev_res->res,
Wei Yangd74b9022015-03-25 16:23:51 +0800114 (unsigned long long)dev_res->add_size,
115 (unsigned long long)dev_res->min_align);
Yinghai Lub5924432012-01-21 02:08:31 -0800116
Wei Yangd74b9022015-03-25 16:23:51 +0800117 return dev_res;
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800118 }
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800119 }
Yinghai Lu1c372352012-01-21 02:08:19 -0800120
Wei Yangd74b9022015-03-25 16:23:51 +0800121 return NULL;
Yinghai Lu1c372352012-01-21 02:08:19 -0800122}
123
Wei Yangd74b9022015-03-25 16:23:51 +0800124static resource_size_t get_res_add_size(struct list_head *head,
125 struct resource *res)
126{
127 struct pci_dev_resource *dev_res;
128
129 dev_res = res_to_dev_res(head, res);
130 return dev_res ? dev_res->add_size : 0;
131}
132
133static resource_size_t get_res_add_align(struct list_head *head,
134 struct resource *res)
135{
136 struct pci_dev_resource *dev_res;
137
138 dev_res = res_to_dev_res(head, res);
139 return dev_res ? dev_res->min_align : 0;
140}
141
142
Yinghai Lu78c3b322012-01-21 02:08:25 -0800143/* Sort resources by alignment */
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800144static void pdev_sort_resources(struct pci_dev *dev, struct list_head *head)
Yinghai Lu78c3b322012-01-21 02:08:25 -0800145{
146 int i;
147
148 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
149 struct resource *r;
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800150 struct pci_dev_resource *dev_res, *tmp;
Yinghai Lu78c3b322012-01-21 02:08:25 -0800151 resource_size_t r_align;
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800152 struct list_head *n;
Yinghai Lu78c3b322012-01-21 02:08:25 -0800153
154 r = &dev->resource[i];
155
156 if (r->flags & IORESOURCE_PCI_FIXED)
157 continue;
158
159 if (!(r->flags) || r->parent)
160 continue;
161
162 r_align = pci_resource_alignment(dev, r);
163 if (!r_align) {
164 dev_warn(&dev->dev, "BAR %d: %pR has bogus alignment\n",
165 i, r);
166 continue;
167 }
Yinghai Lu78c3b322012-01-21 02:08:25 -0800168
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800169 tmp = kzalloc(sizeof(*tmp), GFP_KERNEL);
170 if (!tmp)
Ryan Desfosses227f0642014-04-18 20:13:50 -0400171 panic("pdev_sort_resources(): kmalloc() failed!\n");
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800172 tmp->res = r;
173 tmp->dev = dev;
174
175 /* fallback is smallest one or list is empty*/
176 n = head;
177 list_for_each_entry(dev_res, head, list) {
178 resource_size_t align;
179
180 align = pci_resource_alignment(dev_res->dev,
181 dev_res->res);
Yinghai Lu78c3b322012-01-21 02:08:25 -0800182
183 if (r_align > align) {
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800184 n = &dev_res->list;
Yinghai Lu78c3b322012-01-21 02:08:25 -0800185 break;
186 }
187 }
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800188 /* Insert it just before n*/
189 list_add_tail(&tmp->list, n);
Yinghai Lu78c3b322012-01-21 02:08:25 -0800190 }
191}
192
Yinghai Lu6841ec62010-01-22 01:02:25 -0800193static void __dev_sort_resources(struct pci_dev *dev,
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800194 struct list_head *head)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700195{
Yinghai Lu6841ec62010-01-22 01:02:25 -0800196 u16 class = dev->class >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197
Yinghai Lu6841ec62010-01-22 01:02:25 -0800198 /* Don't touch classless devices or host bridges or ioapics. */
199 if (class == PCI_CLASS_NOT_DEFINED || class == PCI_CLASS_BRIDGE_HOST)
200 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201
Yinghai Lu6841ec62010-01-22 01:02:25 -0800202 /* Don't touch ioapic devices already enabled by firmware */
203 if (class == PCI_CLASS_SYSTEM_PIC) {
204 u16 command;
205 pci_read_config_word(dev, PCI_COMMAND, &command);
206 if (command & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY))
207 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208 }
209
Yinghai Lu6841ec62010-01-22 01:02:25 -0800210 pdev_sort_resources(dev, head);
211}
212
Ram Paifc075e12011-02-14 17:43:19 -0800213static inline void reset_resource(struct resource *res)
214{
215 res->start = 0;
216 res->end = 0;
217 res->flags = 0;
218}
219
Ram Paic8adf9a2011-02-14 17:43:20 -0800220/**
Ram Pai9e8bf932011-07-25 13:08:42 -0700221 * reassign_resources_sorted() - satisfy any additional resource requests
Ram Paic8adf9a2011-02-14 17:43:20 -0800222 *
Ram Pai9e8bf932011-07-25 13:08:42 -0700223 * @realloc_head : head of the list tracking requests requiring additional
Ram Paic8adf9a2011-02-14 17:43:20 -0800224 * resources
225 * @head : head of the list tracking requests with allocated
226 * resources
227 *
Ram Pai9e8bf932011-07-25 13:08:42 -0700228 * Walk through each element of the realloc_head and try to procure
Ram Paic8adf9a2011-02-14 17:43:20 -0800229 * additional resources for the element, provided the element
230 * is in the head list.
231 */
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800232static void reassign_resources_sorted(struct list_head *realloc_head,
233 struct list_head *head)
Ram Paic8adf9a2011-02-14 17:43:20 -0800234{
235 struct resource *res;
Yinghai Lub9b0bba2012-01-21 02:08:29 -0800236 struct pci_dev_resource *add_res, *tmp;
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800237 struct pci_dev_resource *dev_res;
Wei Yangd74b9022015-03-25 16:23:51 +0800238 resource_size_t add_size, align;
Ram Paic8adf9a2011-02-14 17:43:20 -0800239 int idx;
240
Yinghai Lub9b0bba2012-01-21 02:08:29 -0800241 list_for_each_entry_safe(add_res, tmp, realloc_head, list) {
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800242 bool found_match = false;
243
Yinghai Lub9b0bba2012-01-21 02:08:29 -0800244 res = add_res->res;
Ram Paic8adf9a2011-02-14 17:43:20 -0800245 /* skip resource that has been reset */
246 if (!res->flags)
247 goto out;
248
249 /* skip this resource if not found in head list */
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800250 list_for_each_entry(dev_res, head, list) {
251 if (dev_res->res == res) {
252 found_match = true;
253 break;
254 }
Ram Paic8adf9a2011-02-14 17:43:20 -0800255 }
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800256 if (!found_match)/* just skip */
257 continue;
Ram Paic8adf9a2011-02-14 17:43:20 -0800258
Yinghai Lub9b0bba2012-01-21 02:08:29 -0800259 idx = res - &add_res->dev->resource[0];
260 add_size = add_res->add_size;
Wei Yangd74b9022015-03-25 16:23:51 +0800261 align = add_res->min_align;
Ram Pai2bbc6942011-07-25 13:08:39 -0700262 if (!resource_size(res)) {
Wei Yangd74b9022015-03-25 16:23:51 +0800263 res->start = align;
Ram Pai2bbc6942011-07-25 13:08:39 -0700264 res->end = res->start + add_size - 1;
Yinghai Lub9b0bba2012-01-21 02:08:29 -0800265 if (pci_assign_resource(add_res->dev, idx))
Ram Paic8adf9a2011-02-14 17:43:20 -0800266 reset_resource(res);
Ram Pai2bbc6942011-07-25 13:08:39 -0700267 } else {
Yinghai Lub9b0bba2012-01-21 02:08:29 -0800268 res->flags |= add_res->flags &
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800269 (IORESOURCE_STARTALIGN|IORESOURCE_SIZEALIGN);
Yinghai Lub9b0bba2012-01-21 02:08:29 -0800270 if (pci_reassign_resource(add_res->dev, idx,
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800271 add_size, align))
Yinghai Lub9b0bba2012-01-21 02:08:29 -0800272 dev_printk(KERN_DEBUG, &add_res->dev->dev,
Yinghai Lub5924432012-01-21 02:08:31 -0800273 "failed to add %llx res[%d]=%pR\n",
274 (unsigned long long)add_size,
275 idx, res);
Ram Paic8adf9a2011-02-14 17:43:20 -0800276 }
277out:
Yinghai Lub9b0bba2012-01-21 02:08:29 -0800278 list_del(&add_res->list);
279 kfree(add_res);
Ram Paic8adf9a2011-02-14 17:43:20 -0800280 }
281}
282
283/**
284 * assign_requested_resources_sorted() - satisfy resource requests
285 *
286 * @head : head of the list tracking requests for resources
Wanpeng Li8356aad2012-06-15 21:15:49 +0800287 * @fail_head : head of the list tracking requests that could
Ram Paic8adf9a2011-02-14 17:43:20 -0800288 * not be allocated
289 *
290 * Satisfy resource requests of each element in the list. Add
291 * requests that could not satisfied to the failed_list.
292 */
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800293static void assign_requested_resources_sorted(struct list_head *head,
294 struct list_head *fail_head)
Yinghai Lu6841ec62010-01-22 01:02:25 -0800295{
296 struct resource *res;
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800297 struct pci_dev_resource *dev_res;
Yinghai Lu6841ec62010-01-22 01:02:25 -0800298 int idx;
299
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800300 list_for_each_entry(dev_res, head, list) {
301 res = dev_res->res;
302 idx = res - &dev_res->dev->resource[0];
303 if (resource_size(res) &&
304 pci_assign_resource(dev_res->dev, idx)) {
Yinghai Lua3cb9992013-01-21 13:20:43 -0800305 if (fail_head) {
Yinghai Lu9a928662010-02-28 15:49:39 -0800306 /*
307 * if the failed res is for ROM BAR, and it will
308 * be enabled later, don't add it to the list
309 */
310 if (!((idx == PCI_ROM_RESOURCE) &&
311 (!(res->flags & IORESOURCE_ROM_ENABLE))))
Yinghai Lu67cc7e22012-01-21 02:08:32 -0800312 add_to_list(fail_head,
313 dev_res->dev, res,
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700314 0 /* don't care */,
315 0 /* don't care */);
Yinghai Lu9a928662010-02-28 15:49:39 -0800316 }
Ram Paifc075e12011-02-14 17:43:19 -0800317 reset_resource(res);
Rajesh Shah542df5d2005-04-28 00:25:50 -0700318 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319 }
320}
321
Yinghai Luaa914f52013-07-25 06:31:38 -0700322static unsigned long pci_fail_res_type_mask(struct list_head *fail_head)
323{
324 struct pci_dev_resource *fail_res;
325 unsigned long mask = 0;
326
327 /* check failed type */
328 list_for_each_entry(fail_res, fail_head, list)
329 mask |= fail_res->flags;
330
331 /*
332 * one pref failed resource will set IORESOURCE_MEM,
333 * as we can allocate pref in non-pref range.
334 * Will release all assigned non-pref sibling resources
335 * according to that bit.
336 */
337 return mask & (IORESOURCE_IO | IORESOURCE_MEM | IORESOURCE_PREFETCH);
338}
339
340static bool pci_need_to_release(unsigned long mask, struct resource *res)
341{
342 if (res->flags & IORESOURCE_IO)
343 return !!(mask & IORESOURCE_IO);
344
345 /* check pref at first */
346 if (res->flags & IORESOURCE_PREFETCH) {
347 if (mask & IORESOURCE_PREFETCH)
348 return true;
349 /* count pref if its parent is non-pref */
350 else if ((mask & IORESOURCE_MEM) &&
351 !(res->parent->flags & IORESOURCE_PREFETCH))
352 return true;
353 else
354 return false;
355 }
356
357 if (res->flags & IORESOURCE_MEM)
358 return !!(mask & IORESOURCE_MEM);
359
360 return false; /* should not get here */
361}
362
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800363static void __assign_resources_sorted(struct list_head *head,
364 struct list_head *realloc_head,
365 struct list_head *fail_head)
Ram Paic8adf9a2011-02-14 17:43:20 -0800366{
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800367 /*
368 * Should not assign requested resources at first.
369 * they could be adjacent, so later reassign can not reallocate
370 * them one by one in parent resource window.
Masanari Iida367fa982012-07-23 22:39:51 +0900371 * Try to assign requested + add_size at beginning
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800372 * if could do that, could get out early.
373 * if could not do that, we still try to assign requested at first,
374 * then try to reassign add_size for some resources.
Yinghai Luaa914f52013-07-25 06:31:38 -0700375 *
376 * Separate three resource type checking if we need to release
377 * assigned resource after requested + add_size try.
378 * 1. if there is io port assign fail, will release assigned
379 * io port.
380 * 2. if there is pref mmio assign fail, release assigned
381 * pref mmio.
382 * if assigned pref mmio's parent is non-pref mmio and there
383 * is non-pref mmio assign fail, will release that assigned
384 * pref mmio.
385 * 3. if there is non-pref mmio assign fail or pref mmio
386 * assigned fail, will release assigned non-pref mmio.
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800387 */
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800388 LIST_HEAD(save_head);
389 LIST_HEAD(local_fail_head);
Yinghai Lub9b0bba2012-01-21 02:08:29 -0800390 struct pci_dev_resource *save_res;
Wei Yangd74b9022015-03-25 16:23:51 +0800391 struct pci_dev_resource *dev_res, *tmp_res, *dev_res2;
Yinghai Luaa914f52013-07-25 06:31:38 -0700392 unsigned long fail_type;
Wei Yangd74b9022015-03-25 16:23:51 +0800393 resource_size_t add_align, align;
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800394
395 /* Check if optional add_size is there */
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800396 if (!realloc_head || list_empty(realloc_head))
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800397 goto requested_and_reassign;
398
399 /* Save original start, end, flags etc at first */
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800400 list_for_each_entry(dev_res, head, list) {
401 if (add_to_list(&save_head, dev_res->dev, dev_res->res, 0, 0)) {
Yinghai Lubffc56d2012-01-21 02:08:30 -0800402 free_list(&save_head);
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800403 goto requested_and_reassign;
404 }
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800405 }
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800406
407 /* Update res in head list with add_size in realloc_head list */
Wei Yangd74b9022015-03-25 16:23:51 +0800408 list_for_each_entry_safe(dev_res, tmp_res, head, list) {
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800409 dev_res->res->end += get_res_add_size(realloc_head,
410 dev_res->res);
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800411
Wei Yangd74b9022015-03-25 16:23:51 +0800412 /*
413 * There are two kinds of additional resources in the list:
414 * 1. bridge resource -- IORESOURCE_STARTALIGN
415 * 2. SR-IOV resource -- IORESOURCE_SIZEALIGN
416 * Here just fix the additional alignment for bridge
417 */
418 if (!(dev_res->res->flags & IORESOURCE_STARTALIGN))
419 continue;
420
421 add_align = get_res_add_align(realloc_head, dev_res->res);
422
423 /*
424 * The "head" list is sorted by the alignment to make sure
425 * resources with bigger alignment will be assigned first.
426 * After we change the alignment of a dev_res in "head" list,
427 * we need to reorder the list by alignment to make it
428 * consistent.
429 */
430 if (add_align > dev_res->res->start) {
431 dev_res->res->start = add_align;
432 dev_res->res->end = add_align +
433 resource_size(dev_res->res);
434
435 list_for_each_entry(dev_res2, head, list) {
436 align = pci_resource_alignment(dev_res2->dev,
437 dev_res2->res);
Wei Yanga6b65982015-05-19 14:24:17 +0800438 if (add_align > align) {
Wei Yangd74b9022015-03-25 16:23:51 +0800439 list_move_tail(&dev_res->list,
440 &dev_res2->list);
Wei Yanga6b65982015-05-19 14:24:17 +0800441 break;
442 }
Wei Yangd74b9022015-03-25 16:23:51 +0800443 }
444 }
445
446 }
447
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800448 /* Try updated head list with add_size added */
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800449 assign_requested_resources_sorted(head, &local_fail_head);
450
451 /* all assigned with add_size ? */
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800452 if (list_empty(&local_fail_head)) {
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800453 /* Remove head list from realloc_head list */
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800454 list_for_each_entry(dev_res, head, list)
455 remove_from_list(realloc_head, dev_res->res);
Yinghai Lubffc56d2012-01-21 02:08:30 -0800456 free_list(&save_head);
457 free_list(head);
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800458 return;
459 }
460
Yinghai Luaa914f52013-07-25 06:31:38 -0700461 /* check failed type */
462 fail_type = pci_fail_res_type_mask(&local_fail_head);
463 /* remove not need to be released assigned res from head list etc */
464 list_for_each_entry_safe(dev_res, tmp_res, head, list)
465 if (dev_res->res->parent &&
466 !pci_need_to_release(fail_type, dev_res->res)) {
467 /* remove it from realloc_head list */
468 remove_from_list(realloc_head, dev_res->res);
469 remove_from_list(&save_head, dev_res->res);
470 list_del(&dev_res->list);
471 kfree(dev_res);
472 }
473
Yinghai Lubffc56d2012-01-21 02:08:30 -0800474 free_list(&local_fail_head);
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800475 /* Release assigned resource */
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800476 list_for_each_entry(dev_res, head, list)
477 if (dev_res->res->parent)
478 release_resource(dev_res->res);
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800479 /* Restore start/end/flags from saved list */
Yinghai Lub9b0bba2012-01-21 02:08:29 -0800480 list_for_each_entry(save_res, &save_head, list) {
481 struct resource *res = save_res->res;
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800482
Yinghai Lub9b0bba2012-01-21 02:08:29 -0800483 res->start = save_res->start;
484 res->end = save_res->end;
485 res->flags = save_res->flags;
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800486 }
Yinghai Lubffc56d2012-01-21 02:08:30 -0800487 free_list(&save_head);
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800488
489requested_and_reassign:
Ram Paic8adf9a2011-02-14 17:43:20 -0800490 /* Satisfy the must-have resource requests */
491 assign_requested_resources_sorted(head, fail_head);
492
Ram Pai0a2daa12011-07-25 13:08:41 -0700493 /* Try to satisfy any additional optional resource
Ram Paic8adf9a2011-02-14 17:43:20 -0800494 requests */
Ram Pai9e8bf932011-07-25 13:08:42 -0700495 if (realloc_head)
496 reassign_resources_sorted(realloc_head, head);
Yinghai Lubffc56d2012-01-21 02:08:30 -0800497 free_list(head);
Ram Paic8adf9a2011-02-14 17:43:20 -0800498}
499
Yinghai Lu6841ec62010-01-22 01:02:25 -0800500static void pdev_assign_resources_sorted(struct pci_dev *dev,
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800501 struct list_head *add_head,
502 struct list_head *fail_head)
Yinghai Lu6841ec62010-01-22 01:02:25 -0800503{
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800504 LIST_HEAD(head);
Yinghai Lu6841ec62010-01-22 01:02:25 -0800505
Yinghai Lu6841ec62010-01-22 01:02:25 -0800506 __dev_sort_resources(dev, &head);
Yinghai Lu8424d752012-01-21 02:08:21 -0800507 __assign_resources_sorted(&head, add_head, fail_head);
Yinghai Lu6841ec62010-01-22 01:02:25 -0800508
509}
510
511static void pbus_assign_resources_sorted(const struct pci_bus *bus,
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800512 struct list_head *realloc_head,
513 struct list_head *fail_head)
Yinghai Lu6841ec62010-01-22 01:02:25 -0800514{
515 struct pci_dev *dev;
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800516 LIST_HEAD(head);
Yinghai Lu6841ec62010-01-22 01:02:25 -0800517
Yinghai Lu6841ec62010-01-22 01:02:25 -0800518 list_for_each_entry(dev, &bus->devices, bus_list)
519 __dev_sort_resources(dev, &head);
520
Ram Pai9e8bf932011-07-25 13:08:42 -0700521 __assign_resources_sorted(&head, realloc_head, fail_head);
Yinghai Lu6841ec62010-01-22 01:02:25 -0800522}
523
Dominik Brodowskib3743fa2005-09-09 13:03:23 -0700524void pci_setup_cardbus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525{
526 struct pci_dev *bridge = bus->self;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600527 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528 struct pci_bus_region region;
529
Yinghai Lub918c622012-05-17 18:51:11 -0700530 dev_info(&bridge->dev, "CardBus bridge to %pR\n",
531 &bus->busn_res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600533 res = bus->resource[0];
Yinghai Lufc279852013-12-09 22:54:40 -0800534 pcibios_resource_to_bus(bridge->bus, &region, res);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600535 if (res->flags & IORESOURCE_IO) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536 /*
537 * The IO resource is allocated a range twice as large as it
538 * would normally need. This allows us to set both IO regs.
539 */
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600540 dev_info(&bridge->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541 pci_write_config_dword(bridge, PCI_CB_IO_BASE_0,
542 region.start);
543 pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_0,
544 region.end);
545 }
546
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600547 res = bus->resource[1];
Yinghai Lufc279852013-12-09 22:54:40 -0800548 pcibios_resource_to_bus(bridge->bus, &region, res);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600549 if (res->flags & IORESOURCE_IO) {
550 dev_info(&bridge->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551 pci_write_config_dword(bridge, PCI_CB_IO_BASE_1,
552 region.start);
553 pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_1,
554 region.end);
555 }
556
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600557 res = bus->resource[2];
Yinghai Lufc279852013-12-09 22:54:40 -0800558 pcibios_resource_to_bus(bridge->bus, &region, res);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600559 if (res->flags & IORESOURCE_MEM) {
560 dev_info(&bridge->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561 pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_0,
562 region.start);
563 pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_0,
564 region.end);
565 }
566
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600567 res = bus->resource[3];
Yinghai Lufc279852013-12-09 22:54:40 -0800568 pcibios_resource_to_bus(bridge->bus, &region, res);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600569 if (res->flags & IORESOURCE_MEM) {
570 dev_info(&bridge->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700571 pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_1,
572 region.start);
573 pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_1,
574 region.end);
575 }
576}
Dominik Brodowskib3743fa2005-09-09 13:03:23 -0700577EXPORT_SYMBOL(pci_setup_cardbus);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578
579/* Initialize bridges with base/limit values we have collected.
580 PCI-to-PCI Bridge Architecture Specification rev. 1.1 (1998)
581 requires that if there is no I/O ports or memory behind the
582 bridge, corresponding range must be turned off by writing base
583 value greater than limit to the bridge's base/limit registers.
584
585 Note: care must be taken when updating I/O base/limit registers
586 of bridges which support 32-bit I/O. This update requires two
587 config space writes, so it's quite possible that an I/O window of
588 the bridge will have some undesirable address (e.g. 0) after the
589 first write. Ditto 64-bit prefetchable MMIO. */
Yinghai Lu3f2f4dc2015-01-15 10:22:31 -0600590static void pci_setup_bridge_io(struct pci_dev *bridge)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591{
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600592 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593 struct pci_bus_region region;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600594 unsigned long io_mask;
595 u8 io_base_lo, io_limit_lo;
Bjorn Helgaas5b764b82013-11-27 17:24:50 -0700596 u16 l;
597 u32 io_upper16;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600599 io_mask = PCI_IO_RANGE_MASK;
600 if (bridge->io_window_1k)
601 io_mask = PCI_IO_1K_RANGE_MASK;
602
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603 /* Set up the top and bottom of the PCI I/O segment for this bus. */
Yinghai Lu3f2f4dc2015-01-15 10:22:31 -0600604 res = &bridge->resource[PCI_BRIDGE_RESOURCES + 0];
Yinghai Lufc279852013-12-09 22:54:40 -0800605 pcibios_resource_to_bus(bridge->bus, &region, res);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600606 if (res->flags & IORESOURCE_IO) {
Bjorn Helgaas5b764b82013-11-27 17:24:50 -0700607 pci_read_config_word(bridge, PCI_IO_BASE, &l);
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600608 io_base_lo = (region.start >> 8) & io_mask;
609 io_limit_lo = (region.end >> 8) & io_mask;
Bjorn Helgaas5b764b82013-11-27 17:24:50 -0700610 l = ((u16) io_limit_lo << 8) | io_base_lo;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700611 /* Set up upper 16 bits of I/O base/limit. */
612 io_upper16 = (region.end & 0xffff0000) | (region.start >> 16);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600613 dev_info(&bridge->dev, " bridge window %pR\n", res);
Yinghai Lu7cc59972009-12-22 15:02:21 -0800614 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700615 /* Clear upper 16 bits of I/O base/limit. */
616 io_upper16 = 0;
617 l = 0x00f0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700618 }
619 /* Temporarily disable the I/O range before updating PCI_IO_BASE. */
620 pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, 0x0000ffff);
621 /* Update lower 16 bits of I/O base/limit. */
Bjorn Helgaas5b764b82013-11-27 17:24:50 -0700622 pci_write_config_word(bridge, PCI_IO_BASE, l);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623 /* Update upper 16 bits of I/O base/limit. */
624 pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, io_upper16);
Yinghai Lu7cc59972009-12-22 15:02:21 -0800625}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626
Yinghai Lu3f2f4dc2015-01-15 10:22:31 -0600627static void pci_setup_bridge_mmio(struct pci_dev *bridge)
Yinghai Lu7cc59972009-12-22 15:02:21 -0800628{
Yinghai Lu7cc59972009-12-22 15:02:21 -0800629 struct resource *res;
630 struct pci_bus_region region;
631 u32 l;
632
633 /* Set up the top and bottom of the PCI Memory segment for this bus. */
Yinghai Lu3f2f4dc2015-01-15 10:22:31 -0600634 res = &bridge->resource[PCI_BRIDGE_RESOURCES + 1];
Yinghai Lufc279852013-12-09 22:54:40 -0800635 pcibios_resource_to_bus(bridge->bus, &region, res);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600636 if (res->flags & IORESOURCE_MEM) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637 l = (region.start >> 16) & 0xfff0;
638 l |= region.end & 0xfff00000;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600639 dev_info(&bridge->dev, " bridge window %pR\n", res);
Yinghai Lu7cc59972009-12-22 15:02:21 -0800640 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641 l = 0x0000fff0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642 }
643 pci_write_config_dword(bridge, PCI_MEMORY_BASE, l);
Yinghai Lu7cc59972009-12-22 15:02:21 -0800644}
645
Yinghai Lu3f2f4dc2015-01-15 10:22:31 -0600646static void pci_setup_bridge_mmio_pref(struct pci_dev *bridge)
Yinghai Lu7cc59972009-12-22 15:02:21 -0800647{
Yinghai Lu7cc59972009-12-22 15:02:21 -0800648 struct resource *res;
649 struct pci_bus_region region;
650 u32 l, bu, lu;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651
652 /* Clear out the upper 32 bits of PREF limit.
653 If PCI_PREF_BASE_UPPER32 was non-zero, this temporarily
654 disables PREF range, which is ok. */
655 pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, 0);
656
657 /* Set up PREF base/limit. */
Benjamin Herrenschmidtc40a22e2007-12-10 17:32:15 +1100658 bu = lu = 0;
Yinghai Lu3f2f4dc2015-01-15 10:22:31 -0600659 res = &bridge->resource[PCI_BRIDGE_RESOURCES + 2];
Yinghai Lufc279852013-12-09 22:54:40 -0800660 pcibios_resource_to_bus(bridge->bus, &region, res);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600661 if (res->flags & IORESOURCE_PREFETCH) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662 l = (region.start >> 16) & 0xfff0;
663 l |= region.end & 0xfff00000;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600664 if (res->flags & IORESOURCE_MEM_64) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700665 bu = upper_32_bits(region.start);
666 lu = upper_32_bits(region.end);
Yinghai Lu1f82de12009-04-23 20:48:32 -0700667 }
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600668 dev_info(&bridge->dev, " bridge window %pR\n", res);
Yinghai Lu7cc59972009-12-22 15:02:21 -0800669 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670 l = 0x0000fff0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671 }
672 pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, l);
673
Alex Williamson59353ea2009-11-30 14:51:44 -0700674 /* Set the upper 32 bits of PREF base & limit. */
675 pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, bu);
676 pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, lu);
Yinghai Lu7cc59972009-12-22 15:02:21 -0800677}
678
679static void __pci_setup_bridge(struct pci_bus *bus, unsigned long type)
680{
681 struct pci_dev *bridge = bus->self;
682
Yinghai Lub918c622012-05-17 18:51:11 -0700683 dev_info(&bridge->dev, "PCI bridge to %pR\n",
684 &bus->busn_res);
Yinghai Lu7cc59972009-12-22 15:02:21 -0800685
686 if (type & IORESOURCE_IO)
Yinghai Lu3f2f4dc2015-01-15 10:22:31 -0600687 pci_setup_bridge_io(bridge);
Yinghai Lu7cc59972009-12-22 15:02:21 -0800688
689 if (type & IORESOURCE_MEM)
Yinghai Lu3f2f4dc2015-01-15 10:22:31 -0600690 pci_setup_bridge_mmio(bridge);
Yinghai Lu7cc59972009-12-22 15:02:21 -0800691
692 if (type & IORESOURCE_PREFETCH)
Yinghai Lu3f2f4dc2015-01-15 10:22:31 -0600693 pci_setup_bridge_mmio_pref(bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694
695 pci_write_config_word(bridge, PCI_BRIDGE_CONTROL, bus->bridge_ctl);
696}
697
Benjamin Herrenschmidte2444272011-09-11 14:08:38 -0300698void pci_setup_bridge(struct pci_bus *bus)
Yinghai Lu7cc59972009-12-22 15:02:21 -0800699{
700 unsigned long type = IORESOURCE_IO | IORESOURCE_MEM |
701 IORESOURCE_PREFETCH;
702
703 __pci_setup_bridge(bus, type);
704}
705
Yinghai Lu8505e722015-01-15 16:21:49 -0600706
707int pci_claim_bridge_resource(struct pci_dev *bridge, int i)
708{
709 if (i < PCI_BRIDGE_RESOURCES || i > PCI_BRIDGE_RESOURCE_END)
710 return 0;
711
712 if (pci_claim_resource(bridge, i) == 0)
713 return 0; /* claimed the window */
714
715 if ((bridge->class >> 8) != PCI_CLASS_BRIDGE_PCI)
716 return 0;
717
718 if (!pci_bus_clip_resource(bridge, i))
719 return -EINVAL; /* clipping didn't change anything */
720
721 switch (i - PCI_BRIDGE_RESOURCES) {
722 case 0:
723 pci_setup_bridge_io(bridge);
724 break;
725 case 1:
726 pci_setup_bridge_mmio(bridge);
727 break;
728 case 2:
729 pci_setup_bridge_mmio_pref(bridge);
730 break;
731 default:
732 return -EINVAL;
733 }
734
735 if (pci_claim_resource(bridge, i) == 0)
736 return 0; /* claimed a smaller window */
737
738 return -EINVAL;
739}
740
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741/* Check whether the bridge supports optional I/O and
742 prefetchable memory ranges. If not, the respective
743 base/limit registers must be read-only and read as 0. */
Sam Ravnborg96bde062007-03-26 21:53:30 -0800744static void pci_bridge_check_ranges(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745{
746 u16 io;
747 u32 pmem;
748 struct pci_dev *bridge = bus->self;
749 struct resource *b_res;
750
751 b_res = &bridge->resource[PCI_BRIDGE_RESOURCES];
752 b_res[1].flags |= IORESOURCE_MEM;
753
754 pci_read_config_word(bridge, PCI_IO_BASE, &io);
755 if (!io) {
Bjorn Helgaasd2f54d92013-11-27 15:31:07 -0700756 pci_write_config_word(bridge, PCI_IO_BASE, 0xe0f0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757 pci_read_config_word(bridge, PCI_IO_BASE, &io);
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700758 pci_write_config_word(bridge, PCI_IO_BASE, 0x0);
759 }
760 if (io)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761 b_res[0].flags |= IORESOURCE_IO;
Bjorn Helgaasd2f54d92013-11-27 15:31:07 -0700762
Linus Torvalds1da177e2005-04-16 15:20:36 -0700763 /* DECchip 21050 pass 2 errata: the bridge may miss an address
764 disconnect boundary by one PCI data phase.
765 Workaround: do not use prefetching on this device. */
766 if (bridge->vendor == PCI_VENDOR_ID_DEC && bridge->device == 0x0001)
767 return;
Bjorn Helgaasd2f54d92013-11-27 15:31:07 -0700768
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769 pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
770 if (!pmem) {
771 pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE,
Bjorn Helgaasd2f54d92013-11-27 15:31:07 -0700772 0xffe0fff0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773 pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
774 pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, 0x0);
775 }
Yinghai Lu1f82de12009-04-23 20:48:32 -0700776 if (pmem) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777 b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
Yinghai Lu99586102010-01-22 01:02:28 -0800778 if ((pmem & PCI_PREF_RANGE_TYPE_MASK) ==
779 PCI_PREF_RANGE_TYPE_64) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700780 b_res[2].flags |= IORESOURCE_MEM_64;
Yinghai Lu99586102010-01-22 01:02:28 -0800781 b_res[2].flags |= PCI_PREF_RANGE_TYPE_64;
782 }
Yinghai Lu1f82de12009-04-23 20:48:32 -0700783 }
784
785 /* double check if bridge does support 64 bit pref */
786 if (b_res[2].flags & IORESOURCE_MEM_64) {
787 u32 mem_base_hi, tmp;
788 pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32,
789 &mem_base_hi);
790 pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32,
791 0xffffffff);
792 pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, &tmp);
793 if (!tmp)
794 b_res[2].flags &= ~IORESOURCE_MEM_64;
795 pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32,
796 mem_base_hi);
797 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798}
799
800/* Helper function for sizing routines: find first available
801 bus resource of a given type. Note: we intentionally skip
802 the bus resources which have already been assigned (that is,
803 have non-NULL parent resource). */
Yinghai Lu5b285412014-05-19 17:01:55 -0600804static struct resource *find_free_bus_resource(struct pci_bus *bus,
805 unsigned long type_mask, unsigned long type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806{
807 int i;
808 struct resource *r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700809
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700810 pci_bus_for_each_resource(bus, r, i) {
Ivan Kokshaysky299de032005-06-15 18:59:27 +0400811 if (r == &ioport_resource || r == &iomem_resource)
812 continue;
Jesse Barnes55a10982009-10-27 09:39:18 -0700813 if (r && (r->flags & type_mask) == type && !r->parent)
814 return r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815 }
816 return NULL;
817}
818
Ram Pai13583b12011-02-14 17:43:17 -0800819static resource_size_t calculate_iosize(resource_size_t size,
820 resource_size_t min_size,
821 resource_size_t size1,
822 resource_size_t old_size,
823 resource_size_t align)
824{
825 if (size < min_size)
826 size = min_size;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400827 if (old_size == 1)
Ram Pai13583b12011-02-14 17:43:17 -0800828 old_size = 0;
829 /* To be fixed in 2.5: we should have sort of HAVE_ISA
830 flag in the struct pci_bus. */
831#if defined(CONFIG_ISA) || defined(CONFIG_EISA)
832 size = (size & 0xff) + ((size & ~0xffUL) << 2);
833#endif
834 size = ALIGN(size + size1, align);
835 if (size < old_size)
836 size = old_size;
837 return size;
838}
839
840static resource_size_t calculate_memsize(resource_size_t size,
841 resource_size_t min_size,
842 resource_size_t size1,
843 resource_size_t old_size,
844 resource_size_t align)
845{
846 if (size < min_size)
847 size = min_size;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400848 if (old_size == 1)
Ram Pai13583b12011-02-14 17:43:17 -0800849 old_size = 0;
850 if (size < old_size)
851 size = old_size;
852 size = ALIGN(size + size1, align);
853 return size;
854}
855
Gavin Shanac5ad932012-09-11 16:59:45 -0600856resource_size_t __weak pcibios_window_alignment(struct pci_bus *bus,
857 unsigned long type)
858{
859 return 1;
860}
861
862#define PCI_P2P_DEFAULT_MEM_ALIGN 0x100000 /* 1MiB */
863#define PCI_P2P_DEFAULT_IO_ALIGN 0x1000 /* 4KiB */
864#define PCI_P2P_DEFAULT_IO_ALIGN_1K 0x400 /* 1KiB */
865
866static resource_size_t window_alignment(struct pci_bus *bus,
867 unsigned long type)
868{
869 resource_size_t align = 1, arch_align;
870
871 if (type & IORESOURCE_MEM)
872 align = PCI_P2P_DEFAULT_MEM_ALIGN;
873 else if (type & IORESOURCE_IO) {
874 /*
875 * Per spec, I/O windows are 4K-aligned, but some
876 * bridges have an extension to support 1K alignment.
877 */
878 if (bus->self->io_window_1k)
879 align = PCI_P2P_DEFAULT_IO_ALIGN_1K;
880 else
881 align = PCI_P2P_DEFAULT_IO_ALIGN;
882 }
883
884 arch_align = pcibios_window_alignment(bus, type);
885 return max(align, arch_align);
886}
887
Ram Paic8adf9a2011-02-14 17:43:20 -0800888/**
889 * pbus_size_io() - size the io window of a given bus
890 *
891 * @bus : the bus
892 * @min_size : the minimum io window that must to be allocated
893 * @add_size : additional optional io window
Ram Pai9e8bf932011-07-25 13:08:42 -0700894 * @realloc_head : track the additional io window on this list
Ram Paic8adf9a2011-02-14 17:43:20 -0800895 *
896 * Sizing the IO windows of the PCI-PCI bridge is trivial,
Yinghai Lufd591342012-07-09 19:55:29 -0600897 * since these windows have 1K or 4K granularity and the IO ranges
Ram Paic8adf9a2011-02-14 17:43:20 -0800898 * of non-bridge PCI devices are limited to 256 bytes.
899 * We must be careful with the ISA aliasing though.
900 */
901static void pbus_size_io(struct pci_bus *bus, resource_size_t min_size,
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800902 resource_size_t add_size, struct list_head *realloc_head)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700903{
904 struct pci_dev *dev;
Yinghai Lu5b285412014-05-19 17:01:55 -0600905 struct resource *b_res = find_free_bus_resource(bus, IORESOURCE_IO,
906 IORESOURCE_IO);
Wei Yang11251a82013-08-02 17:31:05 +0800907 resource_size_t size = 0, size0 = 0, size1 = 0;
Yinghai Lube768912011-07-25 13:08:38 -0700908 resource_size_t children_add_size = 0;
Bjorn Helgaas2d1d6672013-08-05 16:15:10 -0600909 resource_size_t min_align, align;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910
911 if (!b_res)
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700912 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700913
Bjorn Helgaas2d1d6672013-08-05 16:15:10 -0600914 min_align = window_alignment(bus, IORESOURCE_IO);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700915 list_for_each_entry(dev, &bus->devices, bus_list) {
916 int i;
917
918 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
919 struct resource *r = &dev->resource[i];
920 unsigned long r_size;
921
922 if (r->parent || !(r->flags & IORESOURCE_IO))
923 continue;
Zhao, Yu022edd82008-10-13 19:24:28 +0800924 r_size = resource_size(r);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700925
926 if (r_size < 0x400)
927 /* Might be re-aligned for ISA */
928 size += r_size;
929 else
930 size1 += r_size;
Yinghai Lube768912011-07-25 13:08:38 -0700931
Yinghai Lufd591342012-07-09 19:55:29 -0600932 align = pci_resource_alignment(dev, r);
933 if (align > min_align)
934 min_align = align;
935
Ram Pai9e8bf932011-07-25 13:08:42 -0700936 if (realloc_head)
937 children_add_size += get_res_add_size(realloc_head, r);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938 }
939 }
Yinghai Lufd591342012-07-09 19:55:29 -0600940
Ram Paic8adf9a2011-02-14 17:43:20 -0800941 size0 = calculate_iosize(size, min_size, size1,
Yinghai Lufd591342012-07-09 19:55:29 -0600942 resource_size(b_res), min_align);
Yinghai Lube768912011-07-25 13:08:38 -0700943 if (children_add_size > add_size)
944 add_size = children_add_size;
Ram Pai9e8bf932011-07-25 13:08:42 -0700945 size1 = (!realloc_head || (realloc_head && !add_size)) ? size0 :
Yinghai Lua4ac9fe2012-01-21 02:08:17 -0800946 calculate_iosize(size, min_size, add_size + size1,
Yinghai Lufd591342012-07-09 19:55:29 -0600947 resource_size(b_res), min_align);
Ram Paic8adf9a2011-02-14 17:43:20 -0800948 if (!size0 && !size1) {
Bjorn Helgaas865df572009-11-04 10:32:57 -0700949 if (b_res->start || b_res->end)
Ryan Desfosses227f0642014-04-18 20:13:50 -0400950 dev_info(&bus->self->dev, "disabling bridge window %pR to %pR (unused)\n",
951 b_res, &bus->busn_res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700952 b_res->flags = 0;
953 return;
954 }
Yinghai Lufd591342012-07-09 19:55:29 -0600955
956 b_res->start = min_align;
Ram Paic8adf9a2011-02-14 17:43:20 -0800957 b_res->end = b_res->start + size0 - 1;
Ivan Kokshaysky88452562008-03-30 19:50:14 +0400958 b_res->flags |= IORESOURCE_STARTALIGN;
Yinghai Lub5924432012-01-21 02:08:31 -0800959 if (size1 > size0 && realloc_head) {
Yinghai Lufd591342012-07-09 19:55:29 -0600960 add_to_list(realloc_head, bus->self, b_res, size1-size0,
961 min_align);
Ryan Desfosses227f0642014-04-18 20:13:50 -0400962 dev_printk(KERN_DEBUG, &bus->self->dev, "bridge window %pR to %pR add_size %llx\n",
963 b_res, &bus->busn_res,
964 (unsigned long long)size1-size0);
Yinghai Lub5924432012-01-21 02:08:31 -0800965 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700966}
967
Gavin Shanc1215042012-09-11 16:59:46 -0600968static inline resource_size_t calculate_mem_align(resource_size_t *aligns,
969 int max_order)
970{
971 resource_size_t align = 0;
972 resource_size_t min_align = 0;
973 int order;
974
975 for (order = 0; order <= max_order; order++) {
976 resource_size_t align1 = 1;
977
978 align1 <<= (order + 20);
979
980 if (!align)
981 min_align = align1;
982 else if (ALIGN(align + min_align, min_align) < align1)
983 min_align = align1 >> 1;
984 align += aligns[order];
985 }
986
987 return min_align;
988}
989
Ram Paic8adf9a2011-02-14 17:43:20 -0800990/**
991 * pbus_size_mem() - size the memory window of a given bus
992 *
993 * @bus : the bus
Wei Yang496f70c2013-08-02 17:31:04 +0800994 * @mask: mask the resource flag, then compare it with type
995 * @type: the type of free resource from bridge
Yinghai Lu5b285412014-05-19 17:01:55 -0600996 * @type2: second match type
997 * @type3: third match type
Ram Paic8adf9a2011-02-14 17:43:20 -0800998 * @min_size : the minimum memory window that must to be allocated
999 * @add_size : additional optional memory window
Ram Pai9e8bf932011-07-25 13:08:42 -07001000 * @realloc_head : track the additional memory window on this list
Ram Paic8adf9a2011-02-14 17:43:20 -08001001 *
1002 * Calculate the size of the bus and minimal alignment which
1003 * guarantees that all child resources fit in this size.
Bjorn Helgaas30afe8d2014-05-19 18:28:37 -06001004 *
1005 * Returns -ENOSPC if there's no available bus resource of the desired type.
1006 * Otherwise, sets the bus resource start/end to indicate the required
1007 * size, adds things to realloc_head (if supplied), and returns 0.
Ram Paic8adf9a2011-02-14 17:43:20 -08001008 */
Eric W. Biederman28760482009-09-09 14:09:24 -07001009static int pbus_size_mem(struct pci_bus *bus, unsigned long mask,
Yinghai Lu5b285412014-05-19 17:01:55 -06001010 unsigned long type, unsigned long type2,
1011 unsigned long type3,
1012 resource_size_t min_size, resource_size_t add_size,
1013 struct list_head *realloc_head)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001014{
1015 struct pci_dev *dev;
Ram Paic8adf9a2011-02-14 17:43:20 -08001016 resource_size_t min_align, align, size, size0, size1;
Yinghai Lu096d4222014-07-03 13:46:17 -07001017 resource_size_t aligns[18]; /* Alignments from 1Mb to 128Gb */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001018 int order, max_order;
Yinghai Lu5b285412014-05-19 17:01:55 -06001019 struct resource *b_res = find_free_bus_resource(bus,
1020 mask | IORESOURCE_PREFETCH, type);
Yinghai Lube768912011-07-25 13:08:38 -07001021 resource_size_t children_add_size = 0;
Wei Yangd74b9022015-03-25 16:23:51 +08001022 resource_size_t children_add_align = 0;
1023 resource_size_t add_align = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001024
1025 if (!b_res)
Bjorn Helgaas30afe8d2014-05-19 18:28:37 -06001026 return -ENOSPC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001027
1028 memset(aligns, 0, sizeof(aligns));
1029 max_order = 0;
1030 size = 0;
1031
1032 list_for_each_entry(dev, &bus->devices, bus_list) {
1033 int i;
Yinghai Lu1f82de12009-04-23 20:48:32 -07001034
Linus Torvalds1da177e2005-04-16 15:20:36 -07001035 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
1036 struct resource *r = &dev->resource[i];
Benjamin Herrenschmidtc40a22e2007-12-10 17:32:15 +11001037 resource_size_t r_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001038
Yinghai Lu5b285412014-05-19 17:01:55 -06001039 if (r->parent || ((r->flags & mask) != type &&
1040 (r->flags & mask) != type2 &&
1041 (r->flags & mask) != type3))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001042 continue;
Zhao, Yu022edd82008-10-13 19:24:28 +08001043 r_size = resource_size(r);
Yinghai Lu2aceefc2011-07-25 13:08:40 -07001044#ifdef CONFIG_PCI_IOV
1045 /* put SRIOV requested res to the optional list */
Ram Pai9e8bf932011-07-25 13:08:42 -07001046 if (realloc_head && i >= PCI_IOV_RESOURCES &&
Yinghai Lu2aceefc2011-07-25 13:08:40 -07001047 i <= PCI_IOV_RESOURCE_END) {
Wei Yangd74b9022015-03-25 16:23:51 +08001048 add_align = max(pci_resource_alignment(dev, r), add_align);
Yinghai Lu2aceefc2011-07-25 13:08:40 -07001049 r->end = r->start - 1;
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001050 add_to_list(realloc_head, dev, r, r_size, 0/* don't care */);
Yinghai Lu2aceefc2011-07-25 13:08:40 -07001051 children_add_size += r_size;
1052 continue;
1053 }
1054#endif
Alan14c85302014-05-19 14:03:14 +01001055 /*
1056 * aligns[0] is for 1MB (since bridge memory
1057 * windows are always at least 1MB aligned), so
1058 * keep "order" from being negative for smaller
1059 * resources.
1060 */
Chris Wright6faf17f2009-08-28 13:00:06 -07001061 align = pci_resource_alignment(dev, r);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001062 order = __ffs(align) - 20;
Alan14c85302014-05-19 14:03:14 +01001063 if (order < 0)
1064 order = 0;
1065 if (order >= ARRAY_SIZE(aligns)) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04001066 dev_warn(&dev->dev, "disabling BAR %d: %pR (bad alignment %#llx)\n",
1067 i, r, (unsigned long long) align);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001068 r->flags = 0;
1069 continue;
1070 }
1071 size += r_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001072 /* Exclude ranges with size > align from
1073 calculation of the alignment. */
1074 if (r_size == align)
1075 aligns[order] += align;
1076 if (order > max_order)
1077 max_order = order;
Yinghai Lube768912011-07-25 13:08:38 -07001078
Wei Yangd74b9022015-03-25 16:23:51 +08001079 if (realloc_head) {
Ram Pai9e8bf932011-07-25 13:08:42 -07001080 children_add_size += get_res_add_size(realloc_head, r);
Wei Yangd74b9022015-03-25 16:23:51 +08001081 children_add_align = get_res_add_align(realloc_head, r);
1082 add_align = max(add_align, children_add_align);
1083 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001084 }
1085 }
Jeremy Fitzhardinge8308c542008-09-11 01:31:50 -07001086
Gavin Shanc1215042012-09-11 16:59:46 -06001087 min_align = calculate_mem_align(aligns, max_order);
Wei Yang3ad94b02013-09-06 09:45:58 +08001088 min_align = max(min_align, window_alignment(bus, b_res->flags));
Linus Torvaldsb42282e2011-04-11 10:53:11 -07001089 size0 = calculate_memsize(size, min_size, 0, resource_size(b_res), min_align);
Wei Yangd74b9022015-03-25 16:23:51 +08001090 add_align = max(min_align, add_align);
Yinghai Lube768912011-07-25 13:08:38 -07001091 if (children_add_size > add_size)
1092 add_size = children_add_size;
Ram Pai9e8bf932011-07-25 13:08:42 -07001093 size1 = (!realloc_head || (realloc_head && !add_size)) ? size0 :
Yinghai Lua4ac9fe2012-01-21 02:08:17 -08001094 calculate_memsize(size, min_size, add_size,
Wei Yangd74b9022015-03-25 16:23:51 +08001095 resource_size(b_res), add_align);
Ram Paic8adf9a2011-02-14 17:43:20 -08001096 if (!size0 && !size1) {
Bjorn Helgaas865df572009-11-04 10:32:57 -07001097 if (b_res->start || b_res->end)
Ryan Desfosses227f0642014-04-18 20:13:50 -04001098 dev_info(&bus->self->dev, "disabling bridge window %pR to %pR (unused)\n",
1099 b_res, &bus->busn_res);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001100 b_res->flags = 0;
Bjorn Helgaas30afe8d2014-05-19 18:28:37 -06001101 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001102 }
1103 b_res->start = min_align;
Ram Paic8adf9a2011-02-14 17:43:20 -08001104 b_res->end = size0 + min_align - 1;
Yinghai Lu5b285412014-05-19 17:01:55 -06001105 b_res->flags |= IORESOURCE_STARTALIGN;
Yinghai Lub5924432012-01-21 02:08:31 -08001106 if (size1 > size0 && realloc_head) {
Wei Yangd74b9022015-03-25 16:23:51 +08001107 add_to_list(realloc_head, bus->self, b_res, size1-size0, add_align);
1108 dev_printk(KERN_DEBUG, &bus->self->dev, "bridge window %pR to %pR add_size %llx add_align %llx\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -04001109 b_res, &bus->busn_res,
Wei Yangd74b9022015-03-25 16:23:51 +08001110 (unsigned long long) (size1 - size0),
1111 (unsigned long long) add_align);
Yinghai Lub5924432012-01-21 02:08:31 -08001112 }
Bjorn Helgaas30afe8d2014-05-19 18:28:37 -06001113 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001114}
1115
Ram Pai0a2daa12011-07-25 13:08:41 -07001116unsigned long pci_cardbus_resource_alignment(struct resource *res)
1117{
1118 if (res->flags & IORESOURCE_IO)
1119 return pci_cardbus_io_size;
1120 if (res->flags & IORESOURCE_MEM)
1121 return pci_cardbus_mem_size;
1122 return 0;
1123}
1124
1125static void pci_bus_size_cardbus(struct pci_bus *bus,
Yinghai Lubdc4abe2012-01-21 02:08:27 -08001126 struct list_head *realloc_head)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001127{
1128 struct pci_dev *bridge = bus->self;
1129 struct resource *b_res = &bridge->resource[PCI_BRIDGE_RESOURCES];
Yinghai Lu11848932012-02-10 15:33:47 -08001130 resource_size_t b_res_3_size = pci_cardbus_mem_size * 2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001131 u16 ctrl;
1132
Yinghai Lu3796f1e2012-02-10 15:33:48 -08001133 if (b_res[0].parent)
1134 goto handle_b_res_1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001135 /*
1136 * Reserve some resources for CardBus. We reserve
1137 * a fixed amount of bus space for CardBus bridges.
1138 */
Yinghai Lu11848932012-02-10 15:33:47 -08001139 b_res[0].start = pci_cardbus_io_size;
1140 b_res[0].end = b_res[0].start + pci_cardbus_io_size - 1;
1141 b_res[0].flags |= IORESOURCE_IO | IORESOURCE_STARTALIGN;
1142 if (realloc_head) {
1143 b_res[0].end -= pci_cardbus_io_size;
1144 add_to_list(realloc_head, bridge, b_res, pci_cardbus_io_size,
1145 pci_cardbus_io_size);
1146 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001147
Yinghai Lu3796f1e2012-02-10 15:33:48 -08001148handle_b_res_1:
1149 if (b_res[1].parent)
1150 goto handle_b_res_2;
Yinghai Lu11848932012-02-10 15:33:47 -08001151 b_res[1].start = pci_cardbus_io_size;
1152 b_res[1].end = b_res[1].start + pci_cardbus_io_size - 1;
1153 b_res[1].flags |= IORESOURCE_IO | IORESOURCE_STARTALIGN;
1154 if (realloc_head) {
1155 b_res[1].end -= pci_cardbus_io_size;
1156 add_to_list(realloc_head, bridge, b_res+1, pci_cardbus_io_size,
1157 pci_cardbus_io_size);
1158 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001159
Yinghai Lu3796f1e2012-02-10 15:33:48 -08001160handle_b_res_2:
Yinghai Ludcef0d02012-02-10 15:33:46 -08001161 /* MEM1 must not be pref mmio */
1162 pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
1163 if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM1) {
1164 ctrl &= ~PCI_CB_BRIDGE_CTL_PREFETCH_MEM1;
1165 pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl);
1166 pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
1167 }
1168
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169 /*
1170 * Check whether prefetchable memory is supported
1171 * by this bridge.
1172 */
1173 pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
1174 if (!(ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0)) {
1175 ctrl |= PCI_CB_BRIDGE_CTL_PREFETCH_MEM0;
1176 pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl);
1177 pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
1178 }
1179
Yinghai Lu3796f1e2012-02-10 15:33:48 -08001180 if (b_res[2].parent)
1181 goto handle_b_res_3;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001182 /*
1183 * If we have prefetchable memory support, allocate
1184 * two regions. Otherwise, allocate one region of
1185 * twice the size.
1186 */
1187 if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0) {
Yinghai Lu11848932012-02-10 15:33:47 -08001188 b_res[2].start = pci_cardbus_mem_size;
1189 b_res[2].end = b_res[2].start + pci_cardbus_mem_size - 1;
1190 b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH |
1191 IORESOURCE_STARTALIGN;
1192 if (realloc_head) {
1193 b_res[2].end -= pci_cardbus_mem_size;
1194 add_to_list(realloc_head, bridge, b_res+2,
1195 pci_cardbus_mem_size, pci_cardbus_mem_size);
1196 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001197
Yinghai Lu11848932012-02-10 15:33:47 -08001198 /* reduce that to half */
1199 b_res_3_size = pci_cardbus_mem_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001200 }
Ram Pai0a2daa12011-07-25 13:08:41 -07001201
Yinghai Lu3796f1e2012-02-10 15:33:48 -08001202handle_b_res_3:
1203 if (b_res[3].parent)
1204 goto handle_done;
Yinghai Lu11848932012-02-10 15:33:47 -08001205 b_res[3].start = pci_cardbus_mem_size;
1206 b_res[3].end = b_res[3].start + b_res_3_size - 1;
1207 b_res[3].flags |= IORESOURCE_MEM | IORESOURCE_STARTALIGN;
1208 if (realloc_head) {
1209 b_res[3].end -= b_res_3_size;
1210 add_to_list(realloc_head, bridge, b_res+3, b_res_3_size,
1211 pci_cardbus_mem_size);
1212 }
Yinghai Lu3796f1e2012-02-10 15:33:48 -08001213
1214handle_done:
1215 ;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001216}
1217
Bjorn Helgaas10874f5a2014-04-14 16:11:40 -06001218void __pci_bus_size_bridges(struct pci_bus *bus, struct list_head *realloc_head)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001219{
1220 struct pci_dev *dev;
Yinghai Lu5b285412014-05-19 17:01:55 -06001221 unsigned long mask, prefmask, type2 = 0, type3 = 0;
Ram Paic8adf9a2011-02-14 17:43:20 -08001222 resource_size_t additional_mem_size = 0, additional_io_size = 0;
Yinghai Lu5b285412014-05-19 17:01:55 -06001223 struct resource *b_res;
Bjorn Helgaas30afe8d2014-05-19 18:28:37 -06001224 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001225
1226 list_for_each_entry(dev, &bus->devices, bus_list) {
1227 struct pci_bus *b = dev->subordinate;
1228 if (!b)
1229 continue;
1230
1231 switch (dev->class >> 8) {
1232 case PCI_CLASS_BRIDGE_CARDBUS:
Ram Pai9e8bf932011-07-25 13:08:42 -07001233 pci_bus_size_cardbus(b, realloc_head);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001234 break;
1235
1236 case PCI_CLASS_BRIDGE_PCI:
1237 default:
Ram Pai9e8bf932011-07-25 13:08:42 -07001238 __pci_bus_size_bridges(b, realloc_head);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001239 break;
1240 }
1241 }
1242
1243 /* The root bus? */
Wei Yang2ba29e22013-09-06 09:45:56 +08001244 if (pci_is_root_bus(bus))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001245 return;
1246
1247 switch (bus->self->class >> 8) {
1248 case PCI_CLASS_BRIDGE_CARDBUS:
1249 /* don't size cardbuses yet. */
1250 break;
1251
1252 case PCI_CLASS_BRIDGE_PCI:
1253 pci_bridge_check_ranges(bus);
Eric W. Biederman28760482009-09-09 14:09:24 -07001254 if (bus->self->is_hotplug_bridge) {
Ram Paic8adf9a2011-02-14 17:43:20 -08001255 additional_io_size = pci_hotplug_io_size;
1256 additional_mem_size = pci_hotplug_mem_size;
Eric W. Biederman28760482009-09-09 14:09:24 -07001257 }
Bjorn Helgaas67d29b52014-05-19 18:32:18 -06001258 /* Fall through */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001259 default:
Yinghai Lu19aa7ee2012-01-21 02:08:24 -08001260 pbus_size_io(bus, realloc_head ? 0 : additional_io_size,
1261 additional_io_size, realloc_head);
Bjorn Helgaas67d29b52014-05-19 18:32:18 -06001262
1263 /*
1264 * If there's a 64-bit prefetchable MMIO window, compute
1265 * the size required to put all 64-bit prefetchable
1266 * resources in it.
1267 */
Yinghai Lu5b285412014-05-19 17:01:55 -06001268 b_res = &bus->self->resource[PCI_BRIDGE_RESOURCES];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001269 mask = IORESOURCE_MEM;
1270 prefmask = IORESOURCE_MEM | IORESOURCE_PREFETCH;
Yinghai Lu5b285412014-05-19 17:01:55 -06001271 if (b_res[2].flags & IORESOURCE_MEM_64) {
1272 prefmask |= IORESOURCE_MEM_64;
Bjorn Helgaas30afe8d2014-05-19 18:28:37 -06001273 ret = pbus_size_mem(bus, prefmask, prefmask,
Yinghai Lu5b285412014-05-19 17:01:55 -06001274 prefmask, prefmask,
Yinghai Lu19aa7ee2012-01-21 02:08:24 -08001275 realloc_head ? 0 : additional_mem_size,
Bjorn Helgaas30afe8d2014-05-19 18:28:37 -06001276 additional_mem_size, realloc_head);
Bjorn Helgaas67d29b52014-05-19 18:32:18 -06001277
1278 /*
1279 * If successful, all non-prefetchable resources
1280 * and any 32-bit prefetchable resources will go in
1281 * the non-prefetchable window.
1282 */
Bjorn Helgaas30afe8d2014-05-19 18:28:37 -06001283 if (ret == 0) {
Bjorn Helgaas30afe8d2014-05-19 18:28:37 -06001284 mask = prefmask;
1285 type2 = prefmask & ~IORESOURCE_MEM_64;
1286 type3 = prefmask & ~IORESOURCE_PREFETCH;
Yinghai Lu5b285412014-05-19 17:01:55 -06001287 }
1288 }
Bjorn Helgaas67d29b52014-05-19 18:32:18 -06001289
1290 /*
1291 * If there is no 64-bit prefetchable window, compute the
1292 * size required to put all prefetchable resources in the
1293 * 32-bit prefetchable window (if there is one).
1294 */
Yinghai Lu5b285412014-05-19 17:01:55 -06001295 if (!type2) {
1296 prefmask &= ~IORESOURCE_MEM_64;
Bjorn Helgaas30afe8d2014-05-19 18:28:37 -06001297 ret = pbus_size_mem(bus, prefmask, prefmask,
Yinghai Lu5b285412014-05-19 17:01:55 -06001298 prefmask, prefmask,
1299 realloc_head ? 0 : additional_mem_size,
Bjorn Helgaas30afe8d2014-05-19 18:28:37 -06001300 additional_mem_size, realloc_head);
Bjorn Helgaas67d29b52014-05-19 18:32:18 -06001301
1302 /*
1303 * If successful, only non-prefetchable resources
1304 * will go in the non-prefetchable window.
1305 */
1306 if (ret == 0)
Yinghai Lu5b285412014-05-19 17:01:55 -06001307 mask = prefmask;
Bjorn Helgaas67d29b52014-05-19 18:32:18 -06001308 else
Yinghai Lu5b285412014-05-19 17:01:55 -06001309 additional_mem_size += additional_mem_size;
Bjorn Helgaas67d29b52014-05-19 18:32:18 -06001310
Yinghai Lu5b285412014-05-19 17:01:55 -06001311 type2 = type3 = IORESOURCE_MEM;
1312 }
Bjorn Helgaas67d29b52014-05-19 18:32:18 -06001313
1314 /*
1315 * Compute the size required to put everything else in the
1316 * non-prefetchable window. This includes:
1317 *
1318 * - all non-prefetchable resources
1319 * - 32-bit prefetchable resources if there's a 64-bit
1320 * prefetchable window or no prefetchable window at all
1321 * - 64-bit prefetchable resources if there's no
1322 * prefetchable window at all
1323 *
1324 * Note that the strategy in __pci_assign_resource() must
1325 * match that used here. Specifically, we cannot put a
1326 * 32-bit prefetchable resource in a 64-bit prefetchable
1327 * window.
1328 */
Yinghai Lu5b285412014-05-19 17:01:55 -06001329 pbus_size_mem(bus, mask, IORESOURCE_MEM, type2, type3,
Yinghai Lu19aa7ee2012-01-21 02:08:24 -08001330 realloc_head ? 0 : additional_mem_size,
1331 additional_mem_size, realloc_head);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001332 break;
1333 }
1334}
Ram Paic8adf9a2011-02-14 17:43:20 -08001335
Bjorn Helgaas10874f5a2014-04-14 16:11:40 -06001336void pci_bus_size_bridges(struct pci_bus *bus)
Ram Paic8adf9a2011-02-14 17:43:20 -08001337{
1338 __pci_bus_size_bridges(bus, NULL);
1339}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001340EXPORT_SYMBOL(pci_bus_size_bridges);
1341
Bjorn Helgaas10874f5a2014-04-14 16:11:40 -06001342void __pci_bus_assign_resources(const struct pci_bus *bus,
1343 struct list_head *realloc_head,
1344 struct list_head *fail_head)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001345{
1346 struct pci_bus *b;
1347 struct pci_dev *dev;
1348
Ram Pai9e8bf932011-07-25 13:08:42 -07001349 pbus_assign_resources_sorted(bus, realloc_head, fail_head);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001350
Linus Torvalds1da177e2005-04-16 15:20:36 -07001351 list_for_each_entry(dev, &bus->devices, bus_list) {
1352 b = dev->subordinate;
1353 if (!b)
1354 continue;
1355
Ram Pai9e8bf932011-07-25 13:08:42 -07001356 __pci_bus_assign_resources(b, realloc_head, fail_head);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001357
1358 switch (dev->class >> 8) {
1359 case PCI_CLASS_BRIDGE_PCI:
Yinghai Lu6841ec62010-01-22 01:02:25 -08001360 if (!pci_is_enabled(dev))
1361 pci_setup_bridge(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001362 break;
1363
1364 case PCI_CLASS_BRIDGE_CARDBUS:
1365 pci_setup_cardbus(b);
1366 break;
1367
1368 default:
Ryan Desfosses227f0642014-04-18 20:13:50 -04001369 dev_info(&dev->dev, "not setting up bridge for bus %04x:%02x\n",
1370 pci_domain_nr(b), b->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001371 break;
1372 }
1373 }
1374}
Yinghai Lu568ddef2010-01-22 01:02:21 -08001375
Bjorn Helgaas10874f5a2014-04-14 16:11:40 -06001376void pci_bus_assign_resources(const struct pci_bus *bus)
Yinghai Lu568ddef2010-01-22 01:02:21 -08001377{
Ram Paic8adf9a2011-02-14 17:43:20 -08001378 __pci_bus_assign_resources(bus, NULL, NULL);
Yinghai Lu568ddef2010-01-22 01:02:21 -08001379}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001380EXPORT_SYMBOL(pci_bus_assign_resources);
1381
Bjorn Helgaas10874f5a2014-04-14 16:11:40 -06001382static void __pci_bridge_assign_resources(const struct pci_dev *bridge,
1383 struct list_head *add_head,
1384 struct list_head *fail_head)
Yinghai Lu6841ec62010-01-22 01:02:25 -08001385{
1386 struct pci_bus *b;
1387
Yinghai Lu8424d752012-01-21 02:08:21 -08001388 pdev_assign_resources_sorted((struct pci_dev *)bridge,
1389 add_head, fail_head);
Yinghai Lu6841ec62010-01-22 01:02:25 -08001390
1391 b = bridge->subordinate;
1392 if (!b)
1393 return;
1394
Yinghai Lu8424d752012-01-21 02:08:21 -08001395 __pci_bus_assign_resources(b, add_head, fail_head);
Yinghai Lu6841ec62010-01-22 01:02:25 -08001396
1397 switch (bridge->class >> 8) {
1398 case PCI_CLASS_BRIDGE_PCI:
1399 pci_setup_bridge(b);
1400 break;
1401
1402 case PCI_CLASS_BRIDGE_CARDBUS:
1403 pci_setup_cardbus(b);
1404 break;
1405
1406 default:
Ryan Desfosses227f0642014-04-18 20:13:50 -04001407 dev_info(&bridge->dev, "not setting up bridge for bus %04x:%02x\n",
1408 pci_domain_nr(b), b->number);
Yinghai Lu6841ec62010-01-22 01:02:25 -08001409 break;
1410 }
1411}
Yinghai Lu5009b462010-01-22 01:02:20 -08001412static void pci_bridge_release_resources(struct pci_bus *bus,
1413 unsigned long type)
1414{
Yinghai Lu5b285412014-05-19 17:01:55 -06001415 struct pci_dev *dev = bus->self;
Yinghai Lu5009b462010-01-22 01:02:20 -08001416 struct resource *r;
1417 unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM |
Yinghai Lu5b285412014-05-19 17:01:55 -06001418 IORESOURCE_PREFETCH | IORESOURCE_MEM_64;
1419 unsigned old_flags = 0;
1420 struct resource *b_res;
1421 int idx = 1;
Yinghai Lu5009b462010-01-22 01:02:20 -08001422
Yinghai Lu5b285412014-05-19 17:01:55 -06001423 b_res = &dev->resource[PCI_BRIDGE_RESOURCES];
Yinghai Lu5009b462010-01-22 01:02:20 -08001424
Yinghai Lu5b285412014-05-19 17:01:55 -06001425 /*
1426 * 1. if there is io port assign fail, will release bridge
1427 * io port.
1428 * 2. if there is non pref mmio assign fail, release bridge
1429 * nonpref mmio.
1430 * 3. if there is 64bit pref mmio assign fail, and bridge pref
1431 * is 64bit, release bridge pref mmio.
1432 * 4. if there is pref mmio assign fail, and bridge pref is
1433 * 32bit mmio, release bridge pref mmio
1434 * 5. if there is pref mmio assign fail, and bridge pref is not
1435 * assigned, release bridge nonpref mmio.
1436 */
1437 if (type & IORESOURCE_IO)
1438 idx = 0;
1439 else if (!(type & IORESOURCE_PREFETCH))
1440 idx = 1;
1441 else if ((type & IORESOURCE_MEM_64) &&
1442 (b_res[2].flags & IORESOURCE_MEM_64))
1443 idx = 2;
1444 else if (!(b_res[2].flags & IORESOURCE_MEM_64) &&
1445 (b_res[2].flags & IORESOURCE_PREFETCH))
1446 idx = 2;
1447 else
1448 idx = 1;
1449
1450 r = &b_res[idx];
1451
1452 if (!r->parent)
1453 return;
1454
1455 /*
1456 * if there are children under that, we should release them
1457 * all
1458 */
1459 release_child_resources(r);
1460 if (!release_resource(r)) {
1461 type = old_flags = r->flags & type_mask;
1462 dev_printk(KERN_DEBUG, &dev->dev, "resource %d %pR released\n",
1463 PCI_BRIDGE_RESOURCES + idx, r);
1464 /* keep the old size */
1465 r->end = resource_size(r) - 1;
1466 r->start = 0;
1467 r->flags = 0;
1468
Yinghai Lu5009b462010-01-22 01:02:20 -08001469 /* avoiding touch the one without PREF */
1470 if (type & IORESOURCE_PREFETCH)
1471 type = IORESOURCE_PREFETCH;
1472 __pci_setup_bridge(bus, type);
Yinghai Lu5b285412014-05-19 17:01:55 -06001473 /* for next child res under same bridge */
1474 r->flags = old_flags;
Yinghai Lu5009b462010-01-22 01:02:20 -08001475 }
1476}
1477
1478enum release_type {
1479 leaf_only,
1480 whole_subtree,
1481};
1482/*
1483 * try to release pci bridge resources that is from leaf bridge,
1484 * so we can allocate big new one later
1485 */
Bjorn Helgaas10874f5a2014-04-14 16:11:40 -06001486static void pci_bus_release_bridge_resources(struct pci_bus *bus,
1487 unsigned long type,
1488 enum release_type rel_type)
Yinghai Lu5009b462010-01-22 01:02:20 -08001489{
1490 struct pci_dev *dev;
1491 bool is_leaf_bridge = true;
1492
1493 list_for_each_entry(dev, &bus->devices, bus_list) {
1494 struct pci_bus *b = dev->subordinate;
1495 if (!b)
1496 continue;
1497
1498 is_leaf_bridge = false;
1499
1500 if ((dev->class >> 8) != PCI_CLASS_BRIDGE_PCI)
1501 continue;
1502
1503 if (rel_type == whole_subtree)
1504 pci_bus_release_bridge_resources(b, type,
1505 whole_subtree);
1506 }
1507
1508 if (pci_is_root_bus(bus))
1509 return;
1510
1511 if ((bus->self->class >> 8) != PCI_CLASS_BRIDGE_PCI)
1512 return;
1513
1514 if ((rel_type == whole_subtree) || is_leaf_bridge)
1515 pci_bridge_release_resources(bus, type);
1516}
1517
Yinghai Lu76fbc262008-06-23 20:33:06 +02001518static void pci_bus_dump_res(struct pci_bus *bus)
1519{
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -07001520 struct resource *res;
1521 int i;
Yinghai Lu76fbc262008-06-23 20:33:06 +02001522
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -07001523 pci_bus_for_each_resource(bus, res, i) {
Yinghai Lu7c9342b2009-12-22 15:02:24 -08001524 if (!res || !res->end || !res->flags)
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001525 continue;
Yinghai Lu76fbc262008-06-23 20:33:06 +02001526
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -06001527 dev_printk(KERN_DEBUG, &bus->dev, "resource %d %pR\n", i, res);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001528 }
Yinghai Lu76fbc262008-06-23 20:33:06 +02001529}
1530
1531static void pci_bus_dump_resources(struct pci_bus *bus)
1532{
1533 struct pci_bus *b;
1534 struct pci_dev *dev;
1535
1536
1537 pci_bus_dump_res(bus);
1538
1539 list_for_each_entry(dev, &bus->devices, bus_list) {
1540 b = dev->subordinate;
1541 if (!b)
1542 continue;
1543
1544 pci_bus_dump_resources(b);
1545 }
1546}
1547
Yinghai Luff35147c2013-07-24 15:37:13 -06001548static int pci_bus_get_depth(struct pci_bus *bus)
Yinghai Luda7822e2011-05-12 17:11:37 -07001549{
1550 int depth = 0;
Wei Yangf2a230b2013-08-02 17:31:03 +08001551 struct pci_bus *child_bus;
Yinghai Luda7822e2011-05-12 17:11:37 -07001552
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001553 list_for_each_entry(child_bus, &bus->children, node) {
Yinghai Luda7822e2011-05-12 17:11:37 -07001554 int ret;
Yinghai Luda7822e2011-05-12 17:11:37 -07001555
Wei Yangf2a230b2013-08-02 17:31:03 +08001556 ret = pci_bus_get_depth(child_bus);
Yinghai Luda7822e2011-05-12 17:11:37 -07001557 if (ret + 1 > depth)
1558 depth = ret + 1;
1559 }
1560
1561 return depth;
1562}
Yinghai Luda7822e2011-05-12 17:11:37 -07001563
Yinghai Lub55438f2012-02-23 19:23:30 -08001564/*
1565 * -1: undefined, will auto detect later
1566 * 0: disabled by user
1567 * 1: disabled by auto detect
1568 * 2: enabled by user
1569 * 3: enabled by auto detect
1570 */
1571enum enable_type {
1572 undefined = -1,
1573 user_disabled,
1574 auto_disabled,
1575 user_enabled,
1576 auto_enabled,
1577};
1578
Yinghai Luff35147c2013-07-24 15:37:13 -06001579static enum enable_type pci_realloc_enable = undefined;
Yinghai Lub55438f2012-02-23 19:23:30 -08001580void __init pci_realloc_get_opt(char *str)
1581{
1582 if (!strncmp(str, "off", 3))
1583 pci_realloc_enable = user_disabled;
1584 else if (!strncmp(str, "on", 2))
1585 pci_realloc_enable = user_enabled;
1586}
Yinghai Luff35147c2013-07-24 15:37:13 -06001587static bool pci_realloc_enabled(enum enable_type enable)
Yinghai Lub55438f2012-02-23 19:23:30 -08001588{
Yinghai Lu967260c2013-07-22 14:37:15 -07001589 return enable >= user_enabled;
Yinghai Lub55438f2012-02-23 19:23:30 -08001590}
Ram Paif483d392011-07-07 11:19:10 -07001591
Yinghai Lub07f2eb2012-02-23 19:23:32 -08001592#if defined(CONFIG_PCI_IOV) && defined(CONFIG_PCI_REALLOC_ENABLE_AUTO)
Yinghai Luff35147c2013-07-24 15:37:13 -06001593static int iov_resources_unassigned(struct pci_dev *dev, void *data)
Yinghai Lu223d96f2013-07-22 14:37:13 -07001594{
1595 int i;
1596 bool *unassigned = data;
Yinghai Lub07f2eb2012-02-23 19:23:32 -08001597
Yinghai Lu223d96f2013-07-22 14:37:13 -07001598 for (i = PCI_IOV_RESOURCES; i <= PCI_IOV_RESOURCE_END; i++) {
1599 struct resource *r = &dev->resource[i];
Yinghai Lufa216bf2013-07-22 14:37:14 -07001600 struct pci_bus_region region;
Yinghai Lub07f2eb2012-02-23 19:23:32 -08001601
Yinghai Lu223d96f2013-07-22 14:37:13 -07001602 /* Not assigned or rejected by kernel? */
Yinghai Lufa216bf2013-07-22 14:37:14 -07001603 if (!r->flags)
1604 continue;
Yinghai Lub07f2eb2012-02-23 19:23:32 -08001605
Yinghai Lufc279852013-12-09 22:54:40 -08001606 pcibios_resource_to_bus(dev->bus, &region, r);
Yinghai Lufa216bf2013-07-22 14:37:14 -07001607 if (!region.start) {
Yinghai Lu223d96f2013-07-22 14:37:13 -07001608 *unassigned = true;
1609 return 1; /* return early from pci_walk_bus() */
Yinghai Lub07f2eb2012-02-23 19:23:32 -08001610 }
1611 }
Yinghai Lu223d96f2013-07-22 14:37:13 -07001612
1613 return 0;
Yinghai Lub07f2eb2012-02-23 19:23:32 -08001614}
1615
Yinghai Luff35147c2013-07-24 15:37:13 -06001616static enum enable_type pci_realloc_detect(struct pci_bus *bus,
Yinghai Lu967260c2013-07-22 14:37:15 -07001617 enum enable_type enable_local)
Yinghai Lu223d96f2013-07-22 14:37:13 -07001618{
1619 bool unassigned = false;
Yinghai Luda7822e2011-05-12 17:11:37 -07001620
Yinghai Lu967260c2013-07-22 14:37:15 -07001621 if (enable_local != undefined)
1622 return enable_local;
Yinghai Luda7822e2011-05-12 17:11:37 -07001623
Yinghai Lu967260c2013-07-22 14:37:15 -07001624 pci_walk_bus(bus, iov_resources_unassigned, &unassigned);
1625 if (unassigned)
1626 return auto_enabled;
1627
1628 return enable_local;
Yinghai Lu19aa7ee2012-01-21 02:08:24 -08001629}
Yinghai Lu223d96f2013-07-22 14:37:13 -07001630#else
Yinghai Luff35147c2013-07-24 15:37:13 -06001631static enum enable_type pci_realloc_detect(struct pci_bus *bus,
Yinghai Lu967260c2013-07-22 14:37:15 -07001632 enum enable_type enable_local)
1633{
1634 return enable_local;
1635}
Yinghai Lu223d96f2013-07-22 14:37:13 -07001636#endif
Yinghai Luda7822e2011-05-12 17:11:37 -07001637
1638/*
1639 * first try will not touch pci bridge res
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001640 * second and later try will clear small leaf bridge res
1641 * will stop till to the max depth if can not find good one
Linus Torvalds1da177e2005-04-16 15:20:36 -07001642 */
Yinghai Lu39772032013-07-22 14:37:18 -07001643void pci_assign_unassigned_root_bus_resources(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001644{
Ram Paic8adf9a2011-02-14 17:43:20 -08001645 LIST_HEAD(realloc_head); /* list of resources that
Yinghai Luda7822e2011-05-12 17:11:37 -07001646 want additional resources */
1647 struct list_head *add_list = NULL;
1648 int tried_times = 0;
1649 enum release_type rel_type = leaf_only;
1650 LIST_HEAD(fail_head);
1651 struct pci_dev_resource *fail_res;
1652 unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM |
Yinghai Lu5b285412014-05-19 17:01:55 -06001653 IORESOURCE_PREFETCH | IORESOURCE_MEM_64;
Yinghai Luda7822e2011-05-12 17:11:37 -07001654 int pci_try_num = 1;
Yinghai Lu55ed83a2013-07-22 14:37:16 -07001655 enum enable_type enable_local;
Yinghai Luda7822e2011-05-12 17:11:37 -07001656
Yinghai Lu19aa7ee2012-01-21 02:08:24 -08001657 /* don't realloc if asked to do so */
Yinghai Lu55ed83a2013-07-22 14:37:16 -07001658 enable_local = pci_realloc_detect(bus, pci_realloc_enable);
Yinghai Lu967260c2013-07-22 14:37:15 -07001659 if (pci_realloc_enabled(enable_local)) {
Yinghai Lu55ed83a2013-07-22 14:37:16 -07001660 int max_depth = pci_bus_get_depth(bus);
Yinghai Lu19aa7ee2012-01-21 02:08:24 -08001661
1662 pci_try_num = max_depth + 1;
Yinghai Lu55ed83a2013-07-22 14:37:16 -07001663 dev_printk(KERN_DEBUG, &bus->dev,
1664 "max bus depth: %d pci_try_num: %d\n",
1665 max_depth, pci_try_num);
Yinghai Lu19aa7ee2012-01-21 02:08:24 -08001666 }
Yinghai Luda7822e2011-05-12 17:11:37 -07001667
1668again:
Yinghai Lu19aa7ee2012-01-21 02:08:24 -08001669 /*
1670 * last try will use add_list, otherwise will try good to have as
1671 * must have, so can realloc parent bridge resource
1672 */
1673 if (tried_times + 1 == pci_try_num)
Yinghai Lubdc4abe2012-01-21 02:08:27 -08001674 add_list = &realloc_head;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001675 /* Depth first, calculate sizes and alignments of all
1676 subordinate buses. */
Yinghai Lu55ed83a2013-07-22 14:37:16 -07001677 __pci_bus_size_bridges(bus, add_list);
Ram Paic8adf9a2011-02-14 17:43:20 -08001678
Linus Torvalds1da177e2005-04-16 15:20:36 -07001679 /* Depth last, allocate resources and update the hardware. */
Yinghai Lu55ed83a2013-07-22 14:37:16 -07001680 __pci_bus_assign_resources(bus, add_list, &fail_head);
Yinghai Lu19aa7ee2012-01-21 02:08:24 -08001681 if (add_list)
Yinghai Lubdc4abe2012-01-21 02:08:27 -08001682 BUG_ON(!list_empty(add_list));
Yinghai Luda7822e2011-05-12 17:11:37 -07001683 tried_times++;
1684
1685 /* any device complain? */
Yinghai Lubdc4abe2012-01-21 02:08:27 -08001686 if (list_empty(&fail_head))
Yinghai Lu928bea92013-07-22 14:37:17 -07001687 goto dump;
Ram Paif483d392011-07-07 11:19:10 -07001688
Yinghai Lu0c5be0c2012-02-23 19:23:29 -08001689 if (tried_times >= pci_try_num) {
Yinghai Lu967260c2013-07-22 14:37:15 -07001690 if (enable_local == undefined)
Yinghai Lu55ed83a2013-07-22 14:37:16 -07001691 dev_info(&bus->dev, "Some PCI device resources are unassigned, try booting with pci=realloc\n");
Yinghai Lu967260c2013-07-22 14:37:15 -07001692 else if (enable_local == auto_enabled)
Yinghai Lu55ed83a2013-07-22 14:37:16 -07001693 dev_info(&bus->dev, "Automatically enabled pci realloc, if you have problem, try booting with pci=realloc=off\n");
Yinghai Lueb572e72012-02-23 19:23:31 -08001694
Yinghai Lubffc56d2012-01-21 02:08:30 -08001695 free_list(&fail_head);
Yinghai Lu928bea92013-07-22 14:37:17 -07001696 goto dump;
Yinghai Luda7822e2011-05-12 17:11:37 -07001697 }
1698
Yinghai Lu55ed83a2013-07-22 14:37:16 -07001699 dev_printk(KERN_DEBUG, &bus->dev,
1700 "No. %d try to assign unassigned res\n", tried_times + 1);
Yinghai Luda7822e2011-05-12 17:11:37 -07001701
1702 /* third times and later will not check if it is leaf */
1703 if ((tried_times + 1) > 2)
1704 rel_type = whole_subtree;
1705
1706 /*
1707 * Try to release leaf bridge's resources that doesn't fit resource of
1708 * child device under that bridge
1709 */
Yinghai Lu61e83cd2013-07-22 14:37:12 -07001710 list_for_each_entry(fail_res, &fail_head, list)
1711 pci_bus_release_bridge_resources(fail_res->dev->bus,
Yinghai Lub9b0bba2012-01-21 02:08:29 -08001712 fail_res->flags & type_mask,
Yinghai Lubdc4abe2012-01-21 02:08:27 -08001713 rel_type);
Yinghai Lu61e83cd2013-07-22 14:37:12 -07001714
Yinghai Luda7822e2011-05-12 17:11:37 -07001715 /* restore size and flags */
Yinghai Lub9b0bba2012-01-21 02:08:29 -08001716 list_for_each_entry(fail_res, &fail_head, list) {
1717 struct resource *res = fail_res->res;
Yinghai Luda7822e2011-05-12 17:11:37 -07001718
Yinghai Lub9b0bba2012-01-21 02:08:29 -08001719 res->start = fail_res->start;
1720 res->end = fail_res->end;
1721 res->flags = fail_res->flags;
1722 if (fail_res->dev->subordinate)
Yinghai Luda7822e2011-05-12 17:11:37 -07001723 res->flags = 0;
Yinghai Luda7822e2011-05-12 17:11:37 -07001724 }
Yinghai Lubffc56d2012-01-21 02:08:30 -08001725 free_list(&fail_head);
Yinghai Luda7822e2011-05-12 17:11:37 -07001726
1727 goto again;
1728
Yinghai Lu928bea92013-07-22 14:37:17 -07001729dump:
Yinghai Lu76fbc262008-06-23 20:33:06 +02001730 /* dump the resource on buses */
Yinghai Lu55ed83a2013-07-22 14:37:16 -07001731 pci_bus_dump_resources(bus);
1732}
1733
1734void __init pci_assign_unassigned_resources(void)
1735{
1736 struct pci_bus *root_bus;
1737
1738 list_for_each_entry(root_bus, &pci_root_buses, node)
1739 pci_assign_unassigned_root_bus_resources(root_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001740}
Yinghai Lu6841ec62010-01-22 01:02:25 -08001741
1742void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge)
1743{
1744 struct pci_bus *parent = bridge->subordinate;
Yinghai Lubdc4abe2012-01-21 02:08:27 -08001745 LIST_HEAD(add_list); /* list of resources that
Yinghai Lu8424d752012-01-21 02:08:21 -08001746 want additional resources */
Yinghai Lu32180e402010-01-22 01:02:27 -08001747 int tried_times = 0;
Yinghai Lubdc4abe2012-01-21 02:08:27 -08001748 LIST_HEAD(fail_head);
Yinghai Lub9b0bba2012-01-21 02:08:29 -08001749 struct pci_dev_resource *fail_res;
Yinghai Lu6841ec62010-01-22 01:02:25 -08001750 int retval;
Yinghai Lu32180e402010-01-22 01:02:27 -08001751 unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM |
Yinghai Lud61b0e82014-08-22 18:15:07 -07001752 IORESOURCE_PREFETCH | IORESOURCE_MEM_64;
Yinghai Lu6841ec62010-01-22 01:02:25 -08001753
Yinghai Lu32180e402010-01-22 01:02:27 -08001754again:
Yinghai Lu8424d752012-01-21 02:08:21 -08001755 __pci_bus_size_bridges(parent, &add_list);
Yinghai Lubdc4abe2012-01-21 02:08:27 -08001756 __pci_bridge_assign_resources(bridge, &add_list, &fail_head);
1757 BUG_ON(!list_empty(&add_list));
Yinghai Lu32180e402010-01-22 01:02:27 -08001758 tried_times++;
1759
Yinghai Lubdc4abe2012-01-21 02:08:27 -08001760 if (list_empty(&fail_head))
Yinghai Lu3f579c32010-05-21 14:35:06 -07001761 goto enable_all;
Yinghai Lu32180e402010-01-22 01:02:27 -08001762
1763 if (tried_times >= 2) {
1764 /* still fail, don't need to try more */
Yinghai Lubffc56d2012-01-21 02:08:30 -08001765 free_list(&fail_head);
Yinghai Lu3f579c32010-05-21 14:35:06 -07001766 goto enable_all;
Yinghai Lu32180e402010-01-22 01:02:27 -08001767 }
1768
1769 printk(KERN_DEBUG "PCI: No. %d try to assign unassigned res\n",
1770 tried_times + 1);
1771
1772 /*
1773 * Try to release leaf bridge's resources that doesn't fit resource of
1774 * child device under that bridge
1775 */
Yinghai Lu61e83cd2013-07-22 14:37:12 -07001776 list_for_each_entry(fail_res, &fail_head, list)
1777 pci_bus_release_bridge_resources(fail_res->dev->bus,
1778 fail_res->flags & type_mask,
Yinghai Lu32180e402010-01-22 01:02:27 -08001779 whole_subtree);
Yinghai Lu61e83cd2013-07-22 14:37:12 -07001780
Yinghai Lu32180e402010-01-22 01:02:27 -08001781 /* restore size and flags */
Yinghai Lub9b0bba2012-01-21 02:08:29 -08001782 list_for_each_entry(fail_res, &fail_head, list) {
1783 struct resource *res = fail_res->res;
Yinghai Lu32180e402010-01-22 01:02:27 -08001784
Yinghai Lub9b0bba2012-01-21 02:08:29 -08001785 res->start = fail_res->start;
1786 res->end = fail_res->end;
1787 res->flags = fail_res->flags;
1788 if (fail_res->dev->subordinate)
Yinghai Lu32180e402010-01-22 01:02:27 -08001789 res->flags = 0;
Yinghai Lu32180e402010-01-22 01:02:27 -08001790 }
Yinghai Lubffc56d2012-01-21 02:08:30 -08001791 free_list(&fail_head);
Yinghai Lu32180e402010-01-22 01:02:27 -08001792
1793 goto again;
Yinghai Lu3f579c32010-05-21 14:35:06 -07001794
1795enable_all:
1796 retval = pci_reenable_device(bridge);
Bjorn Helgaas9fc9eea2013-04-12 11:35:40 -06001797 if (retval)
1798 dev_err(&bridge->dev, "Error reenabling bridge (%d)\n", retval);
Yinghai Lu3f579c32010-05-21 14:35:06 -07001799 pci_set_master(bridge);
Yinghai Lu6841ec62010-01-22 01:02:25 -08001800}
1801EXPORT_SYMBOL_GPL(pci_assign_unassigned_bridge_resources);
Yinghai Lu9b030882012-01-21 02:08:23 -08001802
Yinghai Lu17787942012-10-30 14:31:10 -06001803void pci_assign_unassigned_bus_resources(struct pci_bus *bus)
Yinghai Lu9b030882012-01-21 02:08:23 -08001804{
Yinghai Lu9b030882012-01-21 02:08:23 -08001805 struct pci_dev *dev;
Yinghai Lubdc4abe2012-01-21 02:08:27 -08001806 LIST_HEAD(add_list); /* list of resources that
Yinghai Lu9b030882012-01-21 02:08:23 -08001807 want additional resources */
1808
Yinghai Lu9b030882012-01-21 02:08:23 -08001809 down_read(&pci_bus_sem);
1810 list_for_each_entry(dev, &bus->devices, bus_list)
Yijing Wang6788a512014-05-04 12:23:38 +08001811 if (pci_is_bridge(dev) && pci_has_subordinate(dev))
Yinghai Lu9b030882012-01-21 02:08:23 -08001812 __pci_bus_size_bridges(dev->subordinate,
1813 &add_list);
1814 up_read(&pci_bus_sem);
1815 __pci_bus_assign_resources(bus, &add_list, NULL);
Yinghai Lubdc4abe2012-01-21 02:08:27 -08001816 BUG_ON(!list_empty(&add_list));
Yinghai Lu17787942012-10-30 14:31:10 -06001817}
Ray Juie6b29de2015-04-08 11:21:33 -07001818EXPORT_SYMBOL_GPL(pci_assign_unassigned_bus_resources);