blob: 802f56be21494527984318b1565b372b33332f3d [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * drivers/pci/setup-bus.c
3 *
4 * Extruded from code written by
5 * Dave Rusling (david.rusling@reo.mts.dec.com)
6 * David Mosberger (davidm@cs.arizona.edu)
7 * David Miller (davem@redhat.com)
8 *
9 * Support routines for initializing a PCI subsystem.
10 */
11
12/*
13 * Nov 2000, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
14 * PCI-PCI bridges cleanup, sorted resource allocation.
15 * Feb 2002, Ivan Kokshaysky <ink@jurassic.park.msu.ru>
16 * Converted to allocation in 3 passes, which gives
17 * tighter packing. Prefetchable range support.
18 */
19
20#include <linux/init.h>
21#include <linux/kernel.h>
22#include <linux/module.h>
23#include <linux/pci.h>
24#include <linux/errno.h>
25#include <linux/ioport.h>
26#include <linux/cache.h>
27#include <linux/slab.h>
Bjorn Helgaas47087702012-02-23 14:29:23 -070028#include <asm-generic/pci-bridge.h>
Chris Wright6faf17f2009-08-28 13:00:06 -070029#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070030
Bjorn Helgaas844393f2012-02-23 20:18:59 -070031unsigned int pci_flags;
Bjorn Helgaas47087702012-02-23 14:29:23 -070032
Yinghai Lubdc4abe2012-01-21 02:08:27 -080033struct pci_dev_resource {
34 struct list_head list;
Yinghai Lu2934a0d2012-01-21 02:08:26 -080035 struct resource *res;
36 struct pci_dev *dev;
Yinghai Lu568ddef2010-01-22 01:02:21 -080037 resource_size_t start;
38 resource_size_t end;
Ram Paic8adf9a2011-02-14 17:43:20 -080039 resource_size_t add_size;
Ram Pai2bbc6942011-07-25 13:08:39 -070040 resource_size_t min_align;
Yinghai Lu568ddef2010-01-22 01:02:21 -080041 unsigned long flags;
42};
43
Yinghai Lubffc56d2012-01-21 02:08:30 -080044static void free_list(struct list_head *head)
45{
46 struct pci_dev_resource *dev_res, *tmp;
47
48 list_for_each_entry_safe(dev_res, tmp, head, list) {
49 list_del(&dev_res->list);
50 kfree(dev_res);
51 }
52}
Ram Pai094732a2011-02-14 17:43:18 -080053
Ram Paic8adf9a2011-02-14 17:43:20 -080054/**
55 * add_to_list() - add a new resource tracker to the list
56 * @head: Head of the list
57 * @dev: device corresponding to which the resource
58 * belongs
59 * @res: The resource to be tracked
60 * @add_size: additional size to be optionally added
61 * to the resource
62 */
Yinghai Lubdc4abe2012-01-21 02:08:27 -080063static int add_to_list(struct list_head *head,
Ram Paic8adf9a2011-02-14 17:43:20 -080064 struct pci_dev *dev, struct resource *res,
Ram Pai2bbc6942011-07-25 13:08:39 -070065 resource_size_t add_size, resource_size_t min_align)
Yinghai Lu568ddef2010-01-22 01:02:21 -080066{
Yinghai Lu764242a2012-01-21 02:08:28 -080067 struct pci_dev_resource *tmp;
Yinghai Lu568ddef2010-01-22 01:02:21 -080068
Yinghai Lubdc4abe2012-01-21 02:08:27 -080069 tmp = kzalloc(sizeof(*tmp), GFP_KERNEL);
Yinghai Lu568ddef2010-01-22 01:02:21 -080070 if (!tmp) {
Ryan Desfosses3c78bc62014-04-18 20:13:49 -040071 pr_warn("add_to_list: kmalloc() failed!\n");
Yinghai Luef62dfe2012-01-21 02:08:18 -080072 return -ENOMEM;
Yinghai Lu568ddef2010-01-22 01:02:21 -080073 }
74
Yinghai Lu568ddef2010-01-22 01:02:21 -080075 tmp->res = res;
76 tmp->dev = dev;
77 tmp->start = res->start;
78 tmp->end = res->end;
79 tmp->flags = res->flags;
Ram Paic8adf9a2011-02-14 17:43:20 -080080 tmp->add_size = add_size;
Ram Pai2bbc6942011-07-25 13:08:39 -070081 tmp->min_align = min_align;
Yinghai Lubdc4abe2012-01-21 02:08:27 -080082
83 list_add(&tmp->list, head);
Yinghai Luef62dfe2012-01-21 02:08:18 -080084
85 return 0;
Yinghai Lu568ddef2010-01-22 01:02:21 -080086}
87
Yinghai Lub9b0bba2012-01-21 02:08:29 -080088static void remove_from_list(struct list_head *head,
Yinghai Lu3e6e0d82012-01-21 02:08:20 -080089 struct resource *res)
90{
Yinghai Lub9b0bba2012-01-21 02:08:29 -080091 struct pci_dev_resource *dev_res, *tmp;
Yinghai Lu3e6e0d82012-01-21 02:08:20 -080092
Yinghai Lub9b0bba2012-01-21 02:08:29 -080093 list_for_each_entry_safe(dev_res, tmp, head, list) {
94 if (dev_res->res == res) {
95 list_del(&dev_res->list);
96 kfree(dev_res);
Yinghai Lubdc4abe2012-01-21 02:08:27 -080097 break;
Yinghai Lu3e6e0d82012-01-21 02:08:20 -080098 }
Yinghai Lu3e6e0d82012-01-21 02:08:20 -080099 }
100}
101
Yinghai Lub9b0bba2012-01-21 02:08:29 -0800102static resource_size_t get_res_add_size(struct list_head *head,
Yinghai Lu1c372352012-01-21 02:08:19 -0800103 struct resource *res)
104{
Yinghai Lub9b0bba2012-01-21 02:08:29 -0800105 struct pci_dev_resource *dev_res;
Yinghai Lu1c372352012-01-21 02:08:19 -0800106
Yinghai Lub9b0bba2012-01-21 02:08:29 -0800107 list_for_each_entry(dev_res, head, list) {
108 if (dev_res->res == res) {
Yinghai Lub5924432012-01-21 02:08:31 -0800109 int idx = res - &dev_res->dev->resource[0];
110
Yinghai Lub9b0bba2012-01-21 02:08:29 -0800111 dev_printk(KERN_DEBUG, &dev_res->dev->dev,
Yinghai Lub5924432012-01-21 02:08:31 -0800112 "res[%d]=%pR get_res_add_size add_size %llx\n",
113 idx, dev_res->res,
Yinghai Lub9b0bba2012-01-21 02:08:29 -0800114 (unsigned long long)dev_res->add_size);
Yinghai Lub5924432012-01-21 02:08:31 -0800115
Yinghai Lub9b0bba2012-01-21 02:08:29 -0800116 return dev_res->add_size;
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800117 }
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800118 }
Yinghai Lu1c372352012-01-21 02:08:19 -0800119
120 return 0;
121}
122
Yinghai Lu78c3b322012-01-21 02:08:25 -0800123/* Sort resources by alignment */
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800124static void pdev_sort_resources(struct pci_dev *dev, struct list_head *head)
Yinghai Lu78c3b322012-01-21 02:08:25 -0800125{
126 int i;
127
128 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
129 struct resource *r;
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800130 struct pci_dev_resource *dev_res, *tmp;
Yinghai Lu78c3b322012-01-21 02:08:25 -0800131 resource_size_t r_align;
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800132 struct list_head *n;
Yinghai Lu78c3b322012-01-21 02:08:25 -0800133
134 r = &dev->resource[i];
135
136 if (r->flags & IORESOURCE_PCI_FIXED)
137 continue;
138
139 if (!(r->flags) || r->parent)
140 continue;
141
142 r_align = pci_resource_alignment(dev, r);
143 if (!r_align) {
144 dev_warn(&dev->dev, "BAR %d: %pR has bogus alignment\n",
145 i, r);
146 continue;
147 }
Yinghai Lu78c3b322012-01-21 02:08:25 -0800148
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800149 tmp = kzalloc(sizeof(*tmp), GFP_KERNEL);
150 if (!tmp)
Ryan Desfosses227f0642014-04-18 20:13:50 -0400151 panic("pdev_sort_resources(): kmalloc() failed!\n");
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800152 tmp->res = r;
153 tmp->dev = dev;
154
155 /* fallback is smallest one or list is empty*/
156 n = head;
157 list_for_each_entry(dev_res, head, list) {
158 resource_size_t align;
159
160 align = pci_resource_alignment(dev_res->dev,
161 dev_res->res);
Yinghai Lu78c3b322012-01-21 02:08:25 -0800162
163 if (r_align > align) {
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800164 n = &dev_res->list;
Yinghai Lu78c3b322012-01-21 02:08:25 -0800165 break;
166 }
167 }
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800168 /* Insert it just before n*/
169 list_add_tail(&tmp->list, n);
Yinghai Lu78c3b322012-01-21 02:08:25 -0800170 }
171}
172
Yinghai Lu6841ec62010-01-22 01:02:25 -0800173static void __dev_sort_resources(struct pci_dev *dev,
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800174 struct list_head *head)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700175{
Yinghai Lu6841ec62010-01-22 01:02:25 -0800176 u16 class = dev->class >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177
Yinghai Lu6841ec62010-01-22 01:02:25 -0800178 /* Don't touch classless devices or host bridges or ioapics. */
179 if (class == PCI_CLASS_NOT_DEFINED || class == PCI_CLASS_BRIDGE_HOST)
180 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181
Yinghai Lu6841ec62010-01-22 01:02:25 -0800182 /* Don't touch ioapic devices already enabled by firmware */
183 if (class == PCI_CLASS_SYSTEM_PIC) {
184 u16 command;
185 pci_read_config_word(dev, PCI_COMMAND, &command);
186 if (command & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY))
187 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188 }
189
Yinghai Lu6841ec62010-01-22 01:02:25 -0800190 pdev_sort_resources(dev, head);
191}
192
Ram Paifc075e12011-02-14 17:43:19 -0800193static inline void reset_resource(struct resource *res)
194{
195 res->start = 0;
196 res->end = 0;
197 res->flags = 0;
198}
199
Ram Paic8adf9a2011-02-14 17:43:20 -0800200/**
Ram Pai9e8bf932011-07-25 13:08:42 -0700201 * reassign_resources_sorted() - satisfy any additional resource requests
Ram Paic8adf9a2011-02-14 17:43:20 -0800202 *
Ram Pai9e8bf932011-07-25 13:08:42 -0700203 * @realloc_head : head of the list tracking requests requiring additional
Ram Paic8adf9a2011-02-14 17:43:20 -0800204 * resources
205 * @head : head of the list tracking requests with allocated
206 * resources
207 *
Ram Pai9e8bf932011-07-25 13:08:42 -0700208 * Walk through each element of the realloc_head and try to procure
Ram Paic8adf9a2011-02-14 17:43:20 -0800209 * additional resources for the element, provided the element
210 * is in the head list.
211 */
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800212static void reassign_resources_sorted(struct list_head *realloc_head,
213 struct list_head *head)
Ram Paic8adf9a2011-02-14 17:43:20 -0800214{
215 struct resource *res;
Yinghai Lub9b0bba2012-01-21 02:08:29 -0800216 struct pci_dev_resource *add_res, *tmp;
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800217 struct pci_dev_resource *dev_res;
Ram Paic8adf9a2011-02-14 17:43:20 -0800218 resource_size_t add_size;
219 int idx;
220
Yinghai Lub9b0bba2012-01-21 02:08:29 -0800221 list_for_each_entry_safe(add_res, tmp, realloc_head, list) {
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800222 bool found_match = false;
223
Yinghai Lub9b0bba2012-01-21 02:08:29 -0800224 res = add_res->res;
Ram Paic8adf9a2011-02-14 17:43:20 -0800225 /* skip resource that has been reset */
226 if (!res->flags)
227 goto out;
228
229 /* skip this resource if not found in head list */
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800230 list_for_each_entry(dev_res, head, list) {
231 if (dev_res->res == res) {
232 found_match = true;
233 break;
234 }
Ram Paic8adf9a2011-02-14 17:43:20 -0800235 }
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800236 if (!found_match)/* just skip */
237 continue;
Ram Paic8adf9a2011-02-14 17:43:20 -0800238
Yinghai Lub9b0bba2012-01-21 02:08:29 -0800239 idx = res - &add_res->dev->resource[0];
240 add_size = add_res->add_size;
Ram Pai2bbc6942011-07-25 13:08:39 -0700241 if (!resource_size(res)) {
Yinghai Lub9b0bba2012-01-21 02:08:29 -0800242 res->start = add_res->start;
Ram Pai2bbc6942011-07-25 13:08:39 -0700243 res->end = res->start + add_size - 1;
Yinghai Lub9b0bba2012-01-21 02:08:29 -0800244 if (pci_assign_resource(add_res->dev, idx))
Ram Paic8adf9a2011-02-14 17:43:20 -0800245 reset_resource(res);
Ram Pai2bbc6942011-07-25 13:08:39 -0700246 } else {
Yinghai Lub9b0bba2012-01-21 02:08:29 -0800247 resource_size_t align = add_res->min_align;
248 res->flags |= add_res->flags &
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800249 (IORESOURCE_STARTALIGN|IORESOURCE_SIZEALIGN);
Yinghai Lub9b0bba2012-01-21 02:08:29 -0800250 if (pci_reassign_resource(add_res->dev, idx,
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800251 add_size, align))
Yinghai Lub9b0bba2012-01-21 02:08:29 -0800252 dev_printk(KERN_DEBUG, &add_res->dev->dev,
Yinghai Lub5924432012-01-21 02:08:31 -0800253 "failed to add %llx res[%d]=%pR\n",
254 (unsigned long long)add_size,
255 idx, res);
Ram Paic8adf9a2011-02-14 17:43:20 -0800256 }
257out:
Yinghai Lub9b0bba2012-01-21 02:08:29 -0800258 list_del(&add_res->list);
259 kfree(add_res);
Ram Paic8adf9a2011-02-14 17:43:20 -0800260 }
261}
262
263/**
264 * assign_requested_resources_sorted() - satisfy resource requests
265 *
266 * @head : head of the list tracking requests for resources
Wanpeng Li8356aad2012-06-15 21:15:49 +0800267 * @fail_head : head of the list tracking requests that could
Ram Paic8adf9a2011-02-14 17:43:20 -0800268 * not be allocated
269 *
270 * Satisfy resource requests of each element in the list. Add
271 * requests that could not satisfied to the failed_list.
272 */
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800273static void assign_requested_resources_sorted(struct list_head *head,
274 struct list_head *fail_head)
Yinghai Lu6841ec62010-01-22 01:02:25 -0800275{
276 struct resource *res;
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800277 struct pci_dev_resource *dev_res;
Yinghai Lu6841ec62010-01-22 01:02:25 -0800278 int idx;
279
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800280 list_for_each_entry(dev_res, head, list) {
281 res = dev_res->res;
282 idx = res - &dev_res->dev->resource[0];
283 if (resource_size(res) &&
284 pci_assign_resource(dev_res->dev, idx)) {
Yinghai Lua3cb9992013-01-21 13:20:43 -0800285 if (fail_head) {
Yinghai Lu9a928662010-02-28 15:49:39 -0800286 /*
287 * if the failed res is for ROM BAR, and it will
288 * be enabled later, don't add it to the list
289 */
290 if (!((idx == PCI_ROM_RESOURCE) &&
291 (!(res->flags & IORESOURCE_ROM_ENABLE))))
Yinghai Lu67cc7e22012-01-21 02:08:32 -0800292 add_to_list(fail_head,
293 dev_res->dev, res,
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700294 0 /* don't care */,
295 0 /* don't care */);
Yinghai Lu9a928662010-02-28 15:49:39 -0800296 }
Ram Paifc075e12011-02-14 17:43:19 -0800297 reset_resource(res);
Rajesh Shah542df5d2005-04-28 00:25:50 -0700298 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299 }
300}
301
Yinghai Luaa914f52013-07-25 06:31:38 -0700302static unsigned long pci_fail_res_type_mask(struct list_head *fail_head)
303{
304 struct pci_dev_resource *fail_res;
305 unsigned long mask = 0;
306
307 /* check failed type */
308 list_for_each_entry(fail_res, fail_head, list)
309 mask |= fail_res->flags;
310
311 /*
312 * one pref failed resource will set IORESOURCE_MEM,
313 * as we can allocate pref in non-pref range.
314 * Will release all assigned non-pref sibling resources
315 * according to that bit.
316 */
317 return mask & (IORESOURCE_IO | IORESOURCE_MEM | IORESOURCE_PREFETCH);
318}
319
320static bool pci_need_to_release(unsigned long mask, struct resource *res)
321{
322 if (res->flags & IORESOURCE_IO)
323 return !!(mask & IORESOURCE_IO);
324
325 /* check pref at first */
326 if (res->flags & IORESOURCE_PREFETCH) {
327 if (mask & IORESOURCE_PREFETCH)
328 return true;
329 /* count pref if its parent is non-pref */
330 else if ((mask & IORESOURCE_MEM) &&
331 !(res->parent->flags & IORESOURCE_PREFETCH))
332 return true;
333 else
334 return false;
335 }
336
337 if (res->flags & IORESOURCE_MEM)
338 return !!(mask & IORESOURCE_MEM);
339
340 return false; /* should not get here */
341}
342
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800343static void __assign_resources_sorted(struct list_head *head,
344 struct list_head *realloc_head,
345 struct list_head *fail_head)
Ram Paic8adf9a2011-02-14 17:43:20 -0800346{
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800347 /*
348 * Should not assign requested resources at first.
349 * they could be adjacent, so later reassign can not reallocate
350 * them one by one in parent resource window.
Masanari Iida367fa982012-07-23 22:39:51 +0900351 * Try to assign requested + add_size at beginning
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800352 * if could do that, could get out early.
353 * if could not do that, we still try to assign requested at first,
354 * then try to reassign add_size for some resources.
Yinghai Luaa914f52013-07-25 06:31:38 -0700355 *
356 * Separate three resource type checking if we need to release
357 * assigned resource after requested + add_size try.
358 * 1. if there is io port assign fail, will release assigned
359 * io port.
360 * 2. if there is pref mmio assign fail, release assigned
361 * pref mmio.
362 * if assigned pref mmio's parent is non-pref mmio and there
363 * is non-pref mmio assign fail, will release that assigned
364 * pref mmio.
365 * 3. if there is non-pref mmio assign fail or pref mmio
366 * assigned fail, will release assigned non-pref mmio.
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800367 */
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800368 LIST_HEAD(save_head);
369 LIST_HEAD(local_fail_head);
Yinghai Lub9b0bba2012-01-21 02:08:29 -0800370 struct pci_dev_resource *save_res;
Yinghai Luaa914f52013-07-25 06:31:38 -0700371 struct pci_dev_resource *dev_res, *tmp_res;
372 unsigned long fail_type;
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800373
374 /* Check if optional add_size is there */
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800375 if (!realloc_head || list_empty(realloc_head))
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800376 goto requested_and_reassign;
377
378 /* Save original start, end, flags etc at first */
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800379 list_for_each_entry(dev_res, head, list) {
380 if (add_to_list(&save_head, dev_res->dev, dev_res->res, 0, 0)) {
Yinghai Lubffc56d2012-01-21 02:08:30 -0800381 free_list(&save_head);
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800382 goto requested_and_reassign;
383 }
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800384 }
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800385
386 /* Update res in head list with add_size in realloc_head list */
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800387 list_for_each_entry(dev_res, head, list)
388 dev_res->res->end += get_res_add_size(realloc_head,
389 dev_res->res);
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800390
391 /* Try updated head list with add_size added */
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800392 assign_requested_resources_sorted(head, &local_fail_head);
393
394 /* all assigned with add_size ? */
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800395 if (list_empty(&local_fail_head)) {
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800396 /* Remove head list from realloc_head list */
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800397 list_for_each_entry(dev_res, head, list)
398 remove_from_list(realloc_head, dev_res->res);
Yinghai Lubffc56d2012-01-21 02:08:30 -0800399 free_list(&save_head);
400 free_list(head);
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800401 return;
402 }
403
Yinghai Luaa914f52013-07-25 06:31:38 -0700404 /* check failed type */
405 fail_type = pci_fail_res_type_mask(&local_fail_head);
406 /* remove not need to be released assigned res from head list etc */
407 list_for_each_entry_safe(dev_res, tmp_res, head, list)
408 if (dev_res->res->parent &&
409 !pci_need_to_release(fail_type, dev_res->res)) {
410 /* remove it from realloc_head list */
411 remove_from_list(realloc_head, dev_res->res);
412 remove_from_list(&save_head, dev_res->res);
413 list_del(&dev_res->list);
414 kfree(dev_res);
415 }
416
Yinghai Lubffc56d2012-01-21 02:08:30 -0800417 free_list(&local_fail_head);
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800418 /* Release assigned resource */
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800419 list_for_each_entry(dev_res, head, list)
420 if (dev_res->res->parent)
421 release_resource(dev_res->res);
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800422 /* Restore start/end/flags from saved list */
Yinghai Lub9b0bba2012-01-21 02:08:29 -0800423 list_for_each_entry(save_res, &save_head, list) {
424 struct resource *res = save_res->res;
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800425
Yinghai Lub9b0bba2012-01-21 02:08:29 -0800426 res->start = save_res->start;
427 res->end = save_res->end;
428 res->flags = save_res->flags;
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800429 }
Yinghai Lubffc56d2012-01-21 02:08:30 -0800430 free_list(&save_head);
Yinghai Lu3e6e0d82012-01-21 02:08:20 -0800431
432requested_and_reassign:
Ram Paic8adf9a2011-02-14 17:43:20 -0800433 /* Satisfy the must-have resource requests */
434 assign_requested_resources_sorted(head, fail_head);
435
Ram Pai0a2daa12011-07-25 13:08:41 -0700436 /* Try to satisfy any additional optional resource
Ram Paic8adf9a2011-02-14 17:43:20 -0800437 requests */
Ram Pai9e8bf932011-07-25 13:08:42 -0700438 if (realloc_head)
439 reassign_resources_sorted(realloc_head, head);
Yinghai Lubffc56d2012-01-21 02:08:30 -0800440 free_list(head);
Ram Paic8adf9a2011-02-14 17:43:20 -0800441}
442
Yinghai Lu6841ec62010-01-22 01:02:25 -0800443static void pdev_assign_resources_sorted(struct pci_dev *dev,
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800444 struct list_head *add_head,
445 struct list_head *fail_head)
Yinghai Lu6841ec62010-01-22 01:02:25 -0800446{
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800447 LIST_HEAD(head);
Yinghai Lu6841ec62010-01-22 01:02:25 -0800448
Yinghai Lu6841ec62010-01-22 01:02:25 -0800449 __dev_sort_resources(dev, &head);
Yinghai Lu8424d752012-01-21 02:08:21 -0800450 __assign_resources_sorted(&head, add_head, fail_head);
Yinghai Lu6841ec62010-01-22 01:02:25 -0800451
452}
453
454static void pbus_assign_resources_sorted(const struct pci_bus *bus,
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800455 struct list_head *realloc_head,
456 struct list_head *fail_head)
Yinghai Lu6841ec62010-01-22 01:02:25 -0800457{
458 struct pci_dev *dev;
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800459 LIST_HEAD(head);
Yinghai Lu6841ec62010-01-22 01:02:25 -0800460
Yinghai Lu6841ec62010-01-22 01:02:25 -0800461 list_for_each_entry(dev, &bus->devices, bus_list)
462 __dev_sort_resources(dev, &head);
463
Ram Pai9e8bf932011-07-25 13:08:42 -0700464 __assign_resources_sorted(&head, realloc_head, fail_head);
Yinghai Lu6841ec62010-01-22 01:02:25 -0800465}
466
Dominik Brodowskib3743fa2005-09-09 13:03:23 -0700467void pci_setup_cardbus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468{
469 struct pci_dev *bridge = bus->self;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600470 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471 struct pci_bus_region region;
472
Yinghai Lub918c622012-05-17 18:51:11 -0700473 dev_info(&bridge->dev, "CardBus bridge to %pR\n",
474 &bus->busn_res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600476 res = bus->resource[0];
Yinghai Lufc279852013-12-09 22:54:40 -0800477 pcibios_resource_to_bus(bridge->bus, &region, res);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600478 if (res->flags & IORESOURCE_IO) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479 /*
480 * The IO resource is allocated a range twice as large as it
481 * would normally need. This allows us to set both IO regs.
482 */
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600483 dev_info(&bridge->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700484 pci_write_config_dword(bridge, PCI_CB_IO_BASE_0,
485 region.start);
486 pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_0,
487 region.end);
488 }
489
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600490 res = bus->resource[1];
Yinghai Lufc279852013-12-09 22:54:40 -0800491 pcibios_resource_to_bus(bridge->bus, &region, res);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600492 if (res->flags & IORESOURCE_IO) {
493 dev_info(&bridge->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700494 pci_write_config_dword(bridge, PCI_CB_IO_BASE_1,
495 region.start);
496 pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_1,
497 region.end);
498 }
499
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600500 res = bus->resource[2];
Yinghai Lufc279852013-12-09 22:54:40 -0800501 pcibios_resource_to_bus(bridge->bus, &region, res);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600502 if (res->flags & IORESOURCE_MEM) {
503 dev_info(&bridge->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504 pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_0,
505 region.start);
506 pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_0,
507 region.end);
508 }
509
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600510 res = bus->resource[3];
Yinghai Lufc279852013-12-09 22:54:40 -0800511 pcibios_resource_to_bus(bridge->bus, &region, res);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600512 if (res->flags & IORESOURCE_MEM) {
513 dev_info(&bridge->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514 pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_1,
515 region.start);
516 pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_1,
517 region.end);
518 }
519}
Dominik Brodowskib3743fa2005-09-09 13:03:23 -0700520EXPORT_SYMBOL(pci_setup_cardbus);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700521
522/* Initialize bridges with base/limit values we have collected.
523 PCI-to-PCI Bridge Architecture Specification rev. 1.1 (1998)
524 requires that if there is no I/O ports or memory behind the
525 bridge, corresponding range must be turned off by writing base
526 value greater than limit to the bridge's base/limit registers.
527
528 Note: care must be taken when updating I/O base/limit registers
529 of bridges which support 32-bit I/O. This update requires two
530 config space writes, so it's quite possible that an I/O window of
531 the bridge will have some undesirable address (e.g. 0) after the
532 first write. Ditto 64-bit prefetchable MMIO. */
Yinghai Lu3f2f4dc2015-01-15 10:22:31 -0600533static void pci_setup_bridge_io(struct pci_dev *bridge)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534{
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600535 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536 struct pci_bus_region region;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600537 unsigned long io_mask;
538 u8 io_base_lo, io_limit_lo;
Bjorn Helgaas5b764b82013-11-27 17:24:50 -0700539 u16 l;
540 u32 io_upper16;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600542 io_mask = PCI_IO_RANGE_MASK;
543 if (bridge->io_window_1k)
544 io_mask = PCI_IO_1K_RANGE_MASK;
545
Linus Torvalds1da177e2005-04-16 15:20:36 -0700546 /* Set up the top and bottom of the PCI I/O segment for this bus. */
Yinghai Lu3f2f4dc2015-01-15 10:22:31 -0600547 res = &bridge->resource[PCI_BRIDGE_RESOURCES + 0];
Yinghai Lufc279852013-12-09 22:54:40 -0800548 pcibios_resource_to_bus(bridge->bus, &region, res);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600549 if (res->flags & IORESOURCE_IO) {
Bjorn Helgaas5b764b82013-11-27 17:24:50 -0700550 pci_read_config_word(bridge, PCI_IO_BASE, &l);
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600551 io_base_lo = (region.start >> 8) & io_mask;
552 io_limit_lo = (region.end >> 8) & io_mask;
Bjorn Helgaas5b764b82013-11-27 17:24:50 -0700553 l = ((u16) io_limit_lo << 8) | io_base_lo;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554 /* Set up upper 16 bits of I/O base/limit. */
555 io_upper16 = (region.end & 0xffff0000) | (region.start >> 16);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600556 dev_info(&bridge->dev, " bridge window %pR\n", res);
Yinghai Lu7cc59972009-12-22 15:02:21 -0800557 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700558 /* Clear upper 16 bits of I/O base/limit. */
559 io_upper16 = 0;
560 l = 0x00f0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700561 }
562 /* Temporarily disable the I/O range before updating PCI_IO_BASE. */
563 pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, 0x0000ffff);
564 /* Update lower 16 bits of I/O base/limit. */
Bjorn Helgaas5b764b82013-11-27 17:24:50 -0700565 pci_write_config_word(bridge, PCI_IO_BASE, l);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700566 /* Update upper 16 bits of I/O base/limit. */
567 pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, io_upper16);
Yinghai Lu7cc59972009-12-22 15:02:21 -0800568}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569
Yinghai Lu3f2f4dc2015-01-15 10:22:31 -0600570static void pci_setup_bridge_mmio(struct pci_dev *bridge)
Yinghai Lu7cc59972009-12-22 15:02:21 -0800571{
Yinghai Lu7cc59972009-12-22 15:02:21 -0800572 struct resource *res;
573 struct pci_bus_region region;
574 u32 l;
575
576 /* Set up the top and bottom of the PCI Memory segment for this bus. */
Yinghai Lu3f2f4dc2015-01-15 10:22:31 -0600577 res = &bridge->resource[PCI_BRIDGE_RESOURCES + 1];
Yinghai Lufc279852013-12-09 22:54:40 -0800578 pcibios_resource_to_bus(bridge->bus, &region, res);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600579 if (res->flags & IORESOURCE_MEM) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580 l = (region.start >> 16) & 0xfff0;
581 l |= region.end & 0xfff00000;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600582 dev_info(&bridge->dev, " bridge window %pR\n", res);
Yinghai Lu7cc59972009-12-22 15:02:21 -0800583 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700584 l = 0x0000fff0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700585 }
586 pci_write_config_dword(bridge, PCI_MEMORY_BASE, l);
Yinghai Lu7cc59972009-12-22 15:02:21 -0800587}
588
Yinghai Lu3f2f4dc2015-01-15 10:22:31 -0600589static void pci_setup_bridge_mmio_pref(struct pci_dev *bridge)
Yinghai Lu7cc59972009-12-22 15:02:21 -0800590{
Yinghai Lu7cc59972009-12-22 15:02:21 -0800591 struct resource *res;
592 struct pci_bus_region region;
593 u32 l, bu, lu;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594
595 /* Clear out the upper 32 bits of PREF limit.
596 If PCI_PREF_BASE_UPPER32 was non-zero, this temporarily
597 disables PREF range, which is ok. */
598 pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, 0);
599
600 /* Set up PREF base/limit. */
Benjamin Herrenschmidtc40a22e2007-12-10 17:32:15 +1100601 bu = lu = 0;
Yinghai Lu3f2f4dc2015-01-15 10:22:31 -0600602 res = &bridge->resource[PCI_BRIDGE_RESOURCES + 2];
Yinghai Lufc279852013-12-09 22:54:40 -0800603 pcibios_resource_to_bus(bridge->bus, &region, res);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600604 if (res->flags & IORESOURCE_PREFETCH) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700605 l = (region.start >> 16) & 0xfff0;
606 l |= region.end & 0xfff00000;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600607 if (res->flags & IORESOURCE_MEM_64) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700608 bu = upper_32_bits(region.start);
609 lu = upper_32_bits(region.end);
Yinghai Lu1f82de12009-04-23 20:48:32 -0700610 }
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600611 dev_info(&bridge->dev, " bridge window %pR\n", res);
Yinghai Lu7cc59972009-12-22 15:02:21 -0800612 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613 l = 0x0000fff0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700614 }
615 pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, l);
616
Alex Williamson59353ea2009-11-30 14:51:44 -0700617 /* Set the upper 32 bits of PREF base & limit. */
618 pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, bu);
619 pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, lu);
Yinghai Lu7cc59972009-12-22 15:02:21 -0800620}
621
622static void __pci_setup_bridge(struct pci_bus *bus, unsigned long type)
623{
624 struct pci_dev *bridge = bus->self;
625
Yinghai Lub918c622012-05-17 18:51:11 -0700626 dev_info(&bridge->dev, "PCI bridge to %pR\n",
627 &bus->busn_res);
Yinghai Lu7cc59972009-12-22 15:02:21 -0800628
629 if (type & IORESOURCE_IO)
Yinghai Lu3f2f4dc2015-01-15 10:22:31 -0600630 pci_setup_bridge_io(bridge);
Yinghai Lu7cc59972009-12-22 15:02:21 -0800631
632 if (type & IORESOURCE_MEM)
Yinghai Lu3f2f4dc2015-01-15 10:22:31 -0600633 pci_setup_bridge_mmio(bridge);
Yinghai Lu7cc59972009-12-22 15:02:21 -0800634
635 if (type & IORESOURCE_PREFETCH)
Yinghai Lu3f2f4dc2015-01-15 10:22:31 -0600636 pci_setup_bridge_mmio_pref(bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637
638 pci_write_config_word(bridge, PCI_BRIDGE_CONTROL, bus->bridge_ctl);
639}
640
Benjamin Herrenschmidte2444272011-09-11 14:08:38 -0300641void pci_setup_bridge(struct pci_bus *bus)
Yinghai Lu7cc59972009-12-22 15:02:21 -0800642{
643 unsigned long type = IORESOURCE_IO | IORESOURCE_MEM |
644 IORESOURCE_PREFETCH;
645
646 __pci_setup_bridge(bus, type);
647}
648
Linus Torvalds1da177e2005-04-16 15:20:36 -0700649/* Check whether the bridge supports optional I/O and
650 prefetchable memory ranges. If not, the respective
651 base/limit registers must be read-only and read as 0. */
Sam Ravnborg96bde062007-03-26 21:53:30 -0800652static void pci_bridge_check_ranges(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653{
654 u16 io;
655 u32 pmem;
656 struct pci_dev *bridge = bus->self;
657 struct resource *b_res;
658
659 b_res = &bridge->resource[PCI_BRIDGE_RESOURCES];
660 b_res[1].flags |= IORESOURCE_MEM;
661
662 pci_read_config_word(bridge, PCI_IO_BASE, &io);
663 if (!io) {
Bjorn Helgaasd2f54d92013-11-27 15:31:07 -0700664 pci_write_config_word(bridge, PCI_IO_BASE, 0xe0f0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665 pci_read_config_word(bridge, PCI_IO_BASE, &io);
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700666 pci_write_config_word(bridge, PCI_IO_BASE, 0x0);
667 }
668 if (io)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669 b_res[0].flags |= IORESOURCE_IO;
Bjorn Helgaasd2f54d92013-11-27 15:31:07 -0700670
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671 /* DECchip 21050 pass 2 errata: the bridge may miss an address
672 disconnect boundary by one PCI data phase.
673 Workaround: do not use prefetching on this device. */
674 if (bridge->vendor == PCI_VENDOR_ID_DEC && bridge->device == 0x0001)
675 return;
Bjorn Helgaasd2f54d92013-11-27 15:31:07 -0700676
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677 pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
678 if (!pmem) {
679 pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE,
Bjorn Helgaasd2f54d92013-11-27 15:31:07 -0700680 0xffe0fff0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681 pci_read_config_dword(bridge, PCI_PREF_MEMORY_BASE, &pmem);
682 pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, 0x0);
683 }
Yinghai Lu1f82de12009-04-23 20:48:32 -0700684 if (pmem) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700685 b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
Yinghai Lu99586102010-01-22 01:02:28 -0800686 if ((pmem & PCI_PREF_RANGE_TYPE_MASK) ==
687 PCI_PREF_RANGE_TYPE_64) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700688 b_res[2].flags |= IORESOURCE_MEM_64;
Yinghai Lu99586102010-01-22 01:02:28 -0800689 b_res[2].flags |= PCI_PREF_RANGE_TYPE_64;
690 }
Yinghai Lu1f82de12009-04-23 20:48:32 -0700691 }
692
693 /* double check if bridge does support 64 bit pref */
694 if (b_res[2].flags & IORESOURCE_MEM_64) {
695 u32 mem_base_hi, tmp;
696 pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32,
697 &mem_base_hi);
698 pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32,
699 0xffffffff);
700 pci_read_config_dword(bridge, PCI_PREF_BASE_UPPER32, &tmp);
701 if (!tmp)
702 b_res[2].flags &= ~IORESOURCE_MEM_64;
703 pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32,
704 mem_base_hi);
705 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706}
707
708/* Helper function for sizing routines: find first available
709 bus resource of a given type. Note: we intentionally skip
710 the bus resources which have already been assigned (that is,
711 have non-NULL parent resource). */
Yinghai Lu5b285412014-05-19 17:01:55 -0600712static struct resource *find_free_bus_resource(struct pci_bus *bus,
713 unsigned long type_mask, unsigned long type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714{
715 int i;
716 struct resource *r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700718 pci_bus_for_each_resource(bus, r, i) {
Ivan Kokshaysky299de032005-06-15 18:59:27 +0400719 if (r == &ioport_resource || r == &iomem_resource)
720 continue;
Jesse Barnes55a10982009-10-27 09:39:18 -0700721 if (r && (r->flags & type_mask) == type && !r->parent)
722 return r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723 }
724 return NULL;
725}
726
Ram Pai13583b12011-02-14 17:43:17 -0800727static resource_size_t calculate_iosize(resource_size_t size,
728 resource_size_t min_size,
729 resource_size_t size1,
730 resource_size_t old_size,
731 resource_size_t align)
732{
733 if (size < min_size)
734 size = min_size;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400735 if (old_size == 1)
Ram Pai13583b12011-02-14 17:43:17 -0800736 old_size = 0;
737 /* To be fixed in 2.5: we should have sort of HAVE_ISA
738 flag in the struct pci_bus. */
739#if defined(CONFIG_ISA) || defined(CONFIG_EISA)
740 size = (size & 0xff) + ((size & ~0xffUL) << 2);
741#endif
742 size = ALIGN(size + size1, align);
743 if (size < old_size)
744 size = old_size;
745 return size;
746}
747
748static resource_size_t calculate_memsize(resource_size_t size,
749 resource_size_t min_size,
750 resource_size_t size1,
751 resource_size_t old_size,
752 resource_size_t align)
753{
754 if (size < min_size)
755 size = min_size;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400756 if (old_size == 1)
Ram Pai13583b12011-02-14 17:43:17 -0800757 old_size = 0;
758 if (size < old_size)
759 size = old_size;
760 size = ALIGN(size + size1, align);
761 return size;
762}
763
Gavin Shanac5ad932012-09-11 16:59:45 -0600764resource_size_t __weak pcibios_window_alignment(struct pci_bus *bus,
765 unsigned long type)
766{
767 return 1;
768}
769
770#define PCI_P2P_DEFAULT_MEM_ALIGN 0x100000 /* 1MiB */
771#define PCI_P2P_DEFAULT_IO_ALIGN 0x1000 /* 4KiB */
772#define PCI_P2P_DEFAULT_IO_ALIGN_1K 0x400 /* 1KiB */
773
774static resource_size_t window_alignment(struct pci_bus *bus,
775 unsigned long type)
776{
777 resource_size_t align = 1, arch_align;
778
779 if (type & IORESOURCE_MEM)
780 align = PCI_P2P_DEFAULT_MEM_ALIGN;
781 else if (type & IORESOURCE_IO) {
782 /*
783 * Per spec, I/O windows are 4K-aligned, but some
784 * bridges have an extension to support 1K alignment.
785 */
786 if (bus->self->io_window_1k)
787 align = PCI_P2P_DEFAULT_IO_ALIGN_1K;
788 else
789 align = PCI_P2P_DEFAULT_IO_ALIGN;
790 }
791
792 arch_align = pcibios_window_alignment(bus, type);
793 return max(align, arch_align);
794}
795
Ram Paic8adf9a2011-02-14 17:43:20 -0800796/**
797 * pbus_size_io() - size the io window of a given bus
798 *
799 * @bus : the bus
800 * @min_size : the minimum io window that must to be allocated
801 * @add_size : additional optional io window
Ram Pai9e8bf932011-07-25 13:08:42 -0700802 * @realloc_head : track the additional io window on this list
Ram Paic8adf9a2011-02-14 17:43:20 -0800803 *
804 * Sizing the IO windows of the PCI-PCI bridge is trivial,
Yinghai Lufd591342012-07-09 19:55:29 -0600805 * since these windows have 1K or 4K granularity and the IO ranges
Ram Paic8adf9a2011-02-14 17:43:20 -0800806 * of non-bridge PCI devices are limited to 256 bytes.
807 * We must be careful with the ISA aliasing though.
808 */
809static void pbus_size_io(struct pci_bus *bus, resource_size_t min_size,
Yinghai Lubdc4abe2012-01-21 02:08:27 -0800810 resource_size_t add_size, struct list_head *realloc_head)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700811{
812 struct pci_dev *dev;
Yinghai Lu5b285412014-05-19 17:01:55 -0600813 struct resource *b_res = find_free_bus_resource(bus, IORESOURCE_IO,
814 IORESOURCE_IO);
Wei Yang11251a82013-08-02 17:31:05 +0800815 resource_size_t size = 0, size0 = 0, size1 = 0;
Yinghai Lube768912011-07-25 13:08:38 -0700816 resource_size_t children_add_size = 0;
Bjorn Helgaas2d1d6672013-08-05 16:15:10 -0600817 resource_size_t min_align, align;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818
819 if (!b_res)
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700820 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700821
Bjorn Helgaas2d1d6672013-08-05 16:15:10 -0600822 min_align = window_alignment(bus, IORESOURCE_IO);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700823 list_for_each_entry(dev, &bus->devices, bus_list) {
824 int i;
825
826 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
827 struct resource *r = &dev->resource[i];
828 unsigned long r_size;
829
830 if (r->parent || !(r->flags & IORESOURCE_IO))
831 continue;
Zhao, Yu022edd82008-10-13 19:24:28 +0800832 r_size = resource_size(r);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833
834 if (r_size < 0x400)
835 /* Might be re-aligned for ISA */
836 size += r_size;
837 else
838 size1 += r_size;
Yinghai Lube768912011-07-25 13:08:38 -0700839
Yinghai Lufd591342012-07-09 19:55:29 -0600840 align = pci_resource_alignment(dev, r);
841 if (align > min_align)
842 min_align = align;
843
Ram Pai9e8bf932011-07-25 13:08:42 -0700844 if (realloc_head)
845 children_add_size += get_res_add_size(realloc_head, r);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846 }
847 }
Yinghai Lufd591342012-07-09 19:55:29 -0600848
Ram Paic8adf9a2011-02-14 17:43:20 -0800849 size0 = calculate_iosize(size, min_size, size1,
Yinghai Lufd591342012-07-09 19:55:29 -0600850 resource_size(b_res), min_align);
Yinghai Lube768912011-07-25 13:08:38 -0700851 if (children_add_size > add_size)
852 add_size = children_add_size;
Ram Pai9e8bf932011-07-25 13:08:42 -0700853 size1 = (!realloc_head || (realloc_head && !add_size)) ? size0 :
Yinghai Lua4ac9fe2012-01-21 02:08:17 -0800854 calculate_iosize(size, min_size, add_size + size1,
Yinghai Lufd591342012-07-09 19:55:29 -0600855 resource_size(b_res), min_align);
Ram Paic8adf9a2011-02-14 17:43:20 -0800856 if (!size0 && !size1) {
Bjorn Helgaas865df572009-11-04 10:32:57 -0700857 if (b_res->start || b_res->end)
Ryan Desfosses227f0642014-04-18 20:13:50 -0400858 dev_info(&bus->self->dev, "disabling bridge window %pR to %pR (unused)\n",
859 b_res, &bus->busn_res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700860 b_res->flags = 0;
861 return;
862 }
Yinghai Lufd591342012-07-09 19:55:29 -0600863
864 b_res->start = min_align;
Ram Paic8adf9a2011-02-14 17:43:20 -0800865 b_res->end = b_res->start + size0 - 1;
Ivan Kokshaysky88452562008-03-30 19:50:14 +0400866 b_res->flags |= IORESOURCE_STARTALIGN;
Yinghai Lub5924432012-01-21 02:08:31 -0800867 if (size1 > size0 && realloc_head) {
Yinghai Lufd591342012-07-09 19:55:29 -0600868 add_to_list(realloc_head, bus->self, b_res, size1-size0,
869 min_align);
Ryan Desfosses227f0642014-04-18 20:13:50 -0400870 dev_printk(KERN_DEBUG, &bus->self->dev, "bridge window %pR to %pR add_size %llx\n",
871 b_res, &bus->busn_res,
872 (unsigned long long)size1-size0);
Yinghai Lub5924432012-01-21 02:08:31 -0800873 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700874}
875
Gavin Shanc1215042012-09-11 16:59:46 -0600876static inline resource_size_t calculate_mem_align(resource_size_t *aligns,
877 int max_order)
878{
879 resource_size_t align = 0;
880 resource_size_t min_align = 0;
881 int order;
882
883 for (order = 0; order <= max_order; order++) {
884 resource_size_t align1 = 1;
885
886 align1 <<= (order + 20);
887
888 if (!align)
889 min_align = align1;
890 else if (ALIGN(align + min_align, min_align) < align1)
891 min_align = align1 >> 1;
892 align += aligns[order];
893 }
894
895 return min_align;
896}
897
Ram Paic8adf9a2011-02-14 17:43:20 -0800898/**
899 * pbus_size_mem() - size the memory window of a given bus
900 *
901 * @bus : the bus
Wei Yang496f70c2013-08-02 17:31:04 +0800902 * @mask: mask the resource flag, then compare it with type
903 * @type: the type of free resource from bridge
Yinghai Lu5b285412014-05-19 17:01:55 -0600904 * @type2: second match type
905 * @type3: third match type
Ram Paic8adf9a2011-02-14 17:43:20 -0800906 * @min_size : the minimum memory window that must to be allocated
907 * @add_size : additional optional memory window
Ram Pai9e8bf932011-07-25 13:08:42 -0700908 * @realloc_head : track the additional memory window on this list
Ram Paic8adf9a2011-02-14 17:43:20 -0800909 *
910 * Calculate the size of the bus and minimal alignment which
911 * guarantees that all child resources fit in this size.
Bjorn Helgaas30afe8d2014-05-19 18:28:37 -0600912 *
913 * Returns -ENOSPC if there's no available bus resource of the desired type.
914 * Otherwise, sets the bus resource start/end to indicate the required
915 * size, adds things to realloc_head (if supplied), and returns 0.
Ram Paic8adf9a2011-02-14 17:43:20 -0800916 */
Eric W. Biederman28760482009-09-09 14:09:24 -0700917static int pbus_size_mem(struct pci_bus *bus, unsigned long mask,
Yinghai Lu5b285412014-05-19 17:01:55 -0600918 unsigned long type, unsigned long type2,
919 unsigned long type3,
920 resource_size_t min_size, resource_size_t add_size,
921 struct list_head *realloc_head)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700922{
923 struct pci_dev *dev;
Ram Paic8adf9a2011-02-14 17:43:20 -0800924 resource_size_t min_align, align, size, size0, size1;
Yinghai Lu096d4222014-07-03 13:46:17 -0700925 resource_size_t aligns[18]; /* Alignments from 1Mb to 128Gb */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700926 int order, max_order;
Yinghai Lu5b285412014-05-19 17:01:55 -0600927 struct resource *b_res = find_free_bus_resource(bus,
928 mask | IORESOURCE_PREFETCH, type);
Yinghai Lube768912011-07-25 13:08:38 -0700929 resource_size_t children_add_size = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930
931 if (!b_res)
Bjorn Helgaas30afe8d2014-05-19 18:28:37 -0600932 return -ENOSPC;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700933
934 memset(aligns, 0, sizeof(aligns));
935 max_order = 0;
936 size = 0;
937
938 list_for_each_entry(dev, &bus->devices, bus_list) {
939 int i;
Yinghai Lu1f82de12009-04-23 20:48:32 -0700940
Linus Torvalds1da177e2005-04-16 15:20:36 -0700941 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
942 struct resource *r = &dev->resource[i];
Benjamin Herrenschmidtc40a22e2007-12-10 17:32:15 +1100943 resource_size_t r_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700944
Yinghai Lu5b285412014-05-19 17:01:55 -0600945 if (r->parent || ((r->flags & mask) != type &&
946 (r->flags & mask) != type2 &&
947 (r->flags & mask) != type3))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700948 continue;
Zhao, Yu022edd82008-10-13 19:24:28 +0800949 r_size = resource_size(r);
Yinghai Lu2aceefc2011-07-25 13:08:40 -0700950#ifdef CONFIG_PCI_IOV
951 /* put SRIOV requested res to the optional list */
Ram Pai9e8bf932011-07-25 13:08:42 -0700952 if (realloc_head && i >= PCI_IOV_RESOURCES &&
Yinghai Lu2aceefc2011-07-25 13:08:40 -0700953 i <= PCI_IOV_RESOURCE_END) {
954 r->end = r->start - 1;
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700955 add_to_list(realloc_head, dev, r, r_size, 0/* don't care */);
Yinghai Lu2aceefc2011-07-25 13:08:40 -0700956 children_add_size += r_size;
957 continue;
958 }
959#endif
Alan14c85302014-05-19 14:03:14 +0100960 /*
961 * aligns[0] is for 1MB (since bridge memory
962 * windows are always at least 1MB aligned), so
963 * keep "order" from being negative for smaller
964 * resources.
965 */
Chris Wright6faf17f2009-08-28 13:00:06 -0700966 align = pci_resource_alignment(dev, r);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700967 order = __ffs(align) - 20;
Alan14c85302014-05-19 14:03:14 +0100968 if (order < 0)
969 order = 0;
970 if (order >= ARRAY_SIZE(aligns)) {
Ryan Desfosses227f0642014-04-18 20:13:50 -0400971 dev_warn(&dev->dev, "disabling BAR %d: %pR (bad alignment %#llx)\n",
972 i, r, (unsigned long long) align);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700973 r->flags = 0;
974 continue;
975 }
976 size += r_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700977 /* Exclude ranges with size > align from
978 calculation of the alignment. */
979 if (r_size == align)
980 aligns[order] += align;
981 if (order > max_order)
982 max_order = order;
Yinghai Lube768912011-07-25 13:08:38 -0700983
Ram Pai9e8bf932011-07-25 13:08:42 -0700984 if (realloc_head)
985 children_add_size += get_res_add_size(realloc_head, r);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700986 }
987 }
Jeremy Fitzhardinge8308c542008-09-11 01:31:50 -0700988
Gavin Shanc1215042012-09-11 16:59:46 -0600989 min_align = calculate_mem_align(aligns, max_order);
Wei Yang3ad94b02013-09-06 09:45:58 +0800990 min_align = max(min_align, window_alignment(bus, b_res->flags));
Linus Torvaldsb42282e2011-04-11 10:53:11 -0700991 size0 = calculate_memsize(size, min_size, 0, resource_size(b_res), min_align);
Yinghai Lube768912011-07-25 13:08:38 -0700992 if (children_add_size > add_size)
993 add_size = children_add_size;
Ram Pai9e8bf932011-07-25 13:08:42 -0700994 size1 = (!realloc_head || (realloc_head && !add_size)) ? size0 :
Yinghai Lua4ac9fe2012-01-21 02:08:17 -0800995 calculate_memsize(size, min_size, add_size,
Linus Torvaldsb42282e2011-04-11 10:53:11 -0700996 resource_size(b_res), min_align);
Ram Paic8adf9a2011-02-14 17:43:20 -0800997 if (!size0 && !size1) {
Bjorn Helgaas865df572009-11-04 10:32:57 -0700998 if (b_res->start || b_res->end)
Ryan Desfosses227f0642014-04-18 20:13:50 -0400999 dev_info(&bus->self->dev, "disabling bridge window %pR to %pR (unused)\n",
1000 b_res, &bus->busn_res);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001001 b_res->flags = 0;
Bjorn Helgaas30afe8d2014-05-19 18:28:37 -06001002 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001003 }
1004 b_res->start = min_align;
Ram Paic8adf9a2011-02-14 17:43:20 -08001005 b_res->end = size0 + min_align - 1;
Yinghai Lu5b285412014-05-19 17:01:55 -06001006 b_res->flags |= IORESOURCE_STARTALIGN;
Yinghai Lub5924432012-01-21 02:08:31 -08001007 if (size1 > size0 && realloc_head) {
Ram Pai9e8bf932011-07-25 13:08:42 -07001008 add_to_list(realloc_head, bus->self, b_res, size1-size0, min_align);
Ryan Desfosses227f0642014-04-18 20:13:50 -04001009 dev_printk(KERN_DEBUG, &bus->self->dev, "bridge window %pR to %pR add_size %llx\n",
1010 b_res, &bus->busn_res,
1011 (unsigned long long)size1-size0);
Yinghai Lub5924432012-01-21 02:08:31 -08001012 }
Bjorn Helgaas30afe8d2014-05-19 18:28:37 -06001013 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001014}
1015
Ram Pai0a2daa12011-07-25 13:08:41 -07001016unsigned long pci_cardbus_resource_alignment(struct resource *res)
1017{
1018 if (res->flags & IORESOURCE_IO)
1019 return pci_cardbus_io_size;
1020 if (res->flags & IORESOURCE_MEM)
1021 return pci_cardbus_mem_size;
1022 return 0;
1023}
1024
1025static void pci_bus_size_cardbus(struct pci_bus *bus,
Yinghai Lubdc4abe2012-01-21 02:08:27 -08001026 struct list_head *realloc_head)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001027{
1028 struct pci_dev *bridge = bus->self;
1029 struct resource *b_res = &bridge->resource[PCI_BRIDGE_RESOURCES];
Yinghai Lu11848932012-02-10 15:33:47 -08001030 resource_size_t b_res_3_size = pci_cardbus_mem_size * 2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001031 u16 ctrl;
1032
Yinghai Lu3796f1e2012-02-10 15:33:48 -08001033 if (b_res[0].parent)
1034 goto handle_b_res_1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001035 /*
1036 * Reserve some resources for CardBus. We reserve
1037 * a fixed amount of bus space for CardBus bridges.
1038 */
Yinghai Lu11848932012-02-10 15:33:47 -08001039 b_res[0].start = pci_cardbus_io_size;
1040 b_res[0].end = b_res[0].start + pci_cardbus_io_size - 1;
1041 b_res[0].flags |= IORESOURCE_IO | IORESOURCE_STARTALIGN;
1042 if (realloc_head) {
1043 b_res[0].end -= pci_cardbus_io_size;
1044 add_to_list(realloc_head, bridge, b_res, pci_cardbus_io_size,
1045 pci_cardbus_io_size);
1046 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001047
Yinghai Lu3796f1e2012-02-10 15:33:48 -08001048handle_b_res_1:
1049 if (b_res[1].parent)
1050 goto handle_b_res_2;
Yinghai Lu11848932012-02-10 15:33:47 -08001051 b_res[1].start = pci_cardbus_io_size;
1052 b_res[1].end = b_res[1].start + pci_cardbus_io_size - 1;
1053 b_res[1].flags |= IORESOURCE_IO | IORESOURCE_STARTALIGN;
1054 if (realloc_head) {
1055 b_res[1].end -= pci_cardbus_io_size;
1056 add_to_list(realloc_head, bridge, b_res+1, pci_cardbus_io_size,
1057 pci_cardbus_io_size);
1058 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001059
Yinghai Lu3796f1e2012-02-10 15:33:48 -08001060handle_b_res_2:
Yinghai Ludcef0d02012-02-10 15:33:46 -08001061 /* MEM1 must not be pref mmio */
1062 pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
1063 if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM1) {
1064 ctrl &= ~PCI_CB_BRIDGE_CTL_PREFETCH_MEM1;
1065 pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl);
1066 pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
1067 }
1068
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069 /*
1070 * Check whether prefetchable memory is supported
1071 * by this bridge.
1072 */
1073 pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
1074 if (!(ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0)) {
1075 ctrl |= PCI_CB_BRIDGE_CTL_PREFETCH_MEM0;
1076 pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl);
1077 pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl);
1078 }
1079
Yinghai Lu3796f1e2012-02-10 15:33:48 -08001080 if (b_res[2].parent)
1081 goto handle_b_res_3;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001082 /*
1083 * If we have prefetchable memory support, allocate
1084 * two regions. Otherwise, allocate one region of
1085 * twice the size.
1086 */
1087 if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0) {
Yinghai Lu11848932012-02-10 15:33:47 -08001088 b_res[2].start = pci_cardbus_mem_size;
1089 b_res[2].end = b_res[2].start + pci_cardbus_mem_size - 1;
1090 b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH |
1091 IORESOURCE_STARTALIGN;
1092 if (realloc_head) {
1093 b_res[2].end -= pci_cardbus_mem_size;
1094 add_to_list(realloc_head, bridge, b_res+2,
1095 pci_cardbus_mem_size, pci_cardbus_mem_size);
1096 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001097
Yinghai Lu11848932012-02-10 15:33:47 -08001098 /* reduce that to half */
1099 b_res_3_size = pci_cardbus_mem_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001100 }
Ram Pai0a2daa12011-07-25 13:08:41 -07001101
Yinghai Lu3796f1e2012-02-10 15:33:48 -08001102handle_b_res_3:
1103 if (b_res[3].parent)
1104 goto handle_done;
Yinghai Lu11848932012-02-10 15:33:47 -08001105 b_res[3].start = pci_cardbus_mem_size;
1106 b_res[3].end = b_res[3].start + b_res_3_size - 1;
1107 b_res[3].flags |= IORESOURCE_MEM | IORESOURCE_STARTALIGN;
1108 if (realloc_head) {
1109 b_res[3].end -= b_res_3_size;
1110 add_to_list(realloc_head, bridge, b_res+3, b_res_3_size,
1111 pci_cardbus_mem_size);
1112 }
Yinghai Lu3796f1e2012-02-10 15:33:48 -08001113
1114handle_done:
1115 ;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001116}
1117
Bjorn Helgaas10874f5a2014-04-14 16:11:40 -06001118void __pci_bus_size_bridges(struct pci_bus *bus, struct list_head *realloc_head)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001119{
1120 struct pci_dev *dev;
Yinghai Lu5b285412014-05-19 17:01:55 -06001121 unsigned long mask, prefmask, type2 = 0, type3 = 0;
Ram Paic8adf9a2011-02-14 17:43:20 -08001122 resource_size_t additional_mem_size = 0, additional_io_size = 0;
Yinghai Lu5b285412014-05-19 17:01:55 -06001123 struct resource *b_res;
Bjorn Helgaas30afe8d2014-05-19 18:28:37 -06001124 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001125
1126 list_for_each_entry(dev, &bus->devices, bus_list) {
1127 struct pci_bus *b = dev->subordinate;
1128 if (!b)
1129 continue;
1130
1131 switch (dev->class >> 8) {
1132 case PCI_CLASS_BRIDGE_CARDBUS:
Ram Pai9e8bf932011-07-25 13:08:42 -07001133 pci_bus_size_cardbus(b, realloc_head);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001134 break;
1135
1136 case PCI_CLASS_BRIDGE_PCI:
1137 default:
Ram Pai9e8bf932011-07-25 13:08:42 -07001138 __pci_bus_size_bridges(b, realloc_head);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001139 break;
1140 }
1141 }
1142
1143 /* The root bus? */
Wei Yang2ba29e22013-09-06 09:45:56 +08001144 if (pci_is_root_bus(bus))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001145 return;
1146
1147 switch (bus->self->class >> 8) {
1148 case PCI_CLASS_BRIDGE_CARDBUS:
1149 /* don't size cardbuses yet. */
1150 break;
1151
1152 case PCI_CLASS_BRIDGE_PCI:
1153 pci_bridge_check_ranges(bus);
Eric W. Biederman28760482009-09-09 14:09:24 -07001154 if (bus->self->is_hotplug_bridge) {
Ram Paic8adf9a2011-02-14 17:43:20 -08001155 additional_io_size = pci_hotplug_io_size;
1156 additional_mem_size = pci_hotplug_mem_size;
Eric W. Biederman28760482009-09-09 14:09:24 -07001157 }
Bjorn Helgaas67d29b52014-05-19 18:32:18 -06001158 /* Fall through */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001159 default:
Yinghai Lu19aa7ee2012-01-21 02:08:24 -08001160 pbus_size_io(bus, realloc_head ? 0 : additional_io_size,
1161 additional_io_size, realloc_head);
Bjorn Helgaas67d29b52014-05-19 18:32:18 -06001162
1163 /*
1164 * If there's a 64-bit prefetchable MMIO window, compute
1165 * the size required to put all 64-bit prefetchable
1166 * resources in it.
1167 */
Yinghai Lu5b285412014-05-19 17:01:55 -06001168 b_res = &bus->self->resource[PCI_BRIDGE_RESOURCES];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001169 mask = IORESOURCE_MEM;
1170 prefmask = IORESOURCE_MEM | IORESOURCE_PREFETCH;
Yinghai Lu5b285412014-05-19 17:01:55 -06001171 if (b_res[2].flags & IORESOURCE_MEM_64) {
1172 prefmask |= IORESOURCE_MEM_64;
Bjorn Helgaas30afe8d2014-05-19 18:28:37 -06001173 ret = pbus_size_mem(bus, prefmask, prefmask,
Yinghai Lu5b285412014-05-19 17:01:55 -06001174 prefmask, prefmask,
Yinghai Lu19aa7ee2012-01-21 02:08:24 -08001175 realloc_head ? 0 : additional_mem_size,
Bjorn Helgaas30afe8d2014-05-19 18:28:37 -06001176 additional_mem_size, realloc_head);
Bjorn Helgaas67d29b52014-05-19 18:32:18 -06001177
1178 /*
1179 * If successful, all non-prefetchable resources
1180 * and any 32-bit prefetchable resources will go in
1181 * the non-prefetchable window.
1182 */
Bjorn Helgaas30afe8d2014-05-19 18:28:37 -06001183 if (ret == 0) {
Bjorn Helgaas30afe8d2014-05-19 18:28:37 -06001184 mask = prefmask;
1185 type2 = prefmask & ~IORESOURCE_MEM_64;
1186 type3 = prefmask & ~IORESOURCE_PREFETCH;
Yinghai Lu5b285412014-05-19 17:01:55 -06001187 }
1188 }
Bjorn Helgaas67d29b52014-05-19 18:32:18 -06001189
1190 /*
1191 * If there is no 64-bit prefetchable window, compute the
1192 * size required to put all prefetchable resources in the
1193 * 32-bit prefetchable window (if there is one).
1194 */
Yinghai Lu5b285412014-05-19 17:01:55 -06001195 if (!type2) {
1196 prefmask &= ~IORESOURCE_MEM_64;
Bjorn Helgaas30afe8d2014-05-19 18:28:37 -06001197 ret = pbus_size_mem(bus, prefmask, prefmask,
Yinghai Lu5b285412014-05-19 17:01:55 -06001198 prefmask, prefmask,
1199 realloc_head ? 0 : additional_mem_size,
Bjorn Helgaas30afe8d2014-05-19 18:28:37 -06001200 additional_mem_size, realloc_head);
Bjorn Helgaas67d29b52014-05-19 18:32:18 -06001201
1202 /*
1203 * If successful, only non-prefetchable resources
1204 * will go in the non-prefetchable window.
1205 */
1206 if (ret == 0)
Yinghai Lu5b285412014-05-19 17:01:55 -06001207 mask = prefmask;
Bjorn Helgaas67d29b52014-05-19 18:32:18 -06001208 else
Yinghai Lu5b285412014-05-19 17:01:55 -06001209 additional_mem_size += additional_mem_size;
Bjorn Helgaas67d29b52014-05-19 18:32:18 -06001210
Yinghai Lu5b285412014-05-19 17:01:55 -06001211 type2 = type3 = IORESOURCE_MEM;
1212 }
Bjorn Helgaas67d29b52014-05-19 18:32:18 -06001213
1214 /*
1215 * Compute the size required to put everything else in the
1216 * non-prefetchable window. This includes:
1217 *
1218 * - all non-prefetchable resources
1219 * - 32-bit prefetchable resources if there's a 64-bit
1220 * prefetchable window or no prefetchable window at all
1221 * - 64-bit prefetchable resources if there's no
1222 * prefetchable window at all
1223 *
1224 * Note that the strategy in __pci_assign_resource() must
1225 * match that used here. Specifically, we cannot put a
1226 * 32-bit prefetchable resource in a 64-bit prefetchable
1227 * window.
1228 */
Yinghai Lu5b285412014-05-19 17:01:55 -06001229 pbus_size_mem(bus, mask, IORESOURCE_MEM, type2, type3,
Yinghai Lu19aa7ee2012-01-21 02:08:24 -08001230 realloc_head ? 0 : additional_mem_size,
1231 additional_mem_size, realloc_head);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001232 break;
1233 }
1234}
Ram Paic8adf9a2011-02-14 17:43:20 -08001235
Bjorn Helgaas10874f5a2014-04-14 16:11:40 -06001236void pci_bus_size_bridges(struct pci_bus *bus)
Ram Paic8adf9a2011-02-14 17:43:20 -08001237{
1238 __pci_bus_size_bridges(bus, NULL);
1239}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001240EXPORT_SYMBOL(pci_bus_size_bridges);
1241
Bjorn Helgaas10874f5a2014-04-14 16:11:40 -06001242void __pci_bus_assign_resources(const struct pci_bus *bus,
1243 struct list_head *realloc_head,
1244 struct list_head *fail_head)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001245{
1246 struct pci_bus *b;
1247 struct pci_dev *dev;
1248
Ram Pai9e8bf932011-07-25 13:08:42 -07001249 pbus_assign_resources_sorted(bus, realloc_head, fail_head);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001250
Linus Torvalds1da177e2005-04-16 15:20:36 -07001251 list_for_each_entry(dev, &bus->devices, bus_list) {
1252 b = dev->subordinate;
1253 if (!b)
1254 continue;
1255
Ram Pai9e8bf932011-07-25 13:08:42 -07001256 __pci_bus_assign_resources(b, realloc_head, fail_head);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001257
1258 switch (dev->class >> 8) {
1259 case PCI_CLASS_BRIDGE_PCI:
Yinghai Lu6841ec62010-01-22 01:02:25 -08001260 if (!pci_is_enabled(dev))
1261 pci_setup_bridge(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001262 break;
1263
1264 case PCI_CLASS_BRIDGE_CARDBUS:
1265 pci_setup_cardbus(b);
1266 break;
1267
1268 default:
Ryan Desfosses227f0642014-04-18 20:13:50 -04001269 dev_info(&dev->dev, "not setting up bridge for bus %04x:%02x\n",
1270 pci_domain_nr(b), b->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001271 break;
1272 }
1273 }
1274}
Yinghai Lu568ddef2010-01-22 01:02:21 -08001275
Bjorn Helgaas10874f5a2014-04-14 16:11:40 -06001276void pci_bus_assign_resources(const struct pci_bus *bus)
Yinghai Lu568ddef2010-01-22 01:02:21 -08001277{
Ram Paic8adf9a2011-02-14 17:43:20 -08001278 __pci_bus_assign_resources(bus, NULL, NULL);
Yinghai Lu568ddef2010-01-22 01:02:21 -08001279}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001280EXPORT_SYMBOL(pci_bus_assign_resources);
1281
Bjorn Helgaas10874f5a2014-04-14 16:11:40 -06001282static void __pci_bridge_assign_resources(const struct pci_dev *bridge,
1283 struct list_head *add_head,
1284 struct list_head *fail_head)
Yinghai Lu6841ec62010-01-22 01:02:25 -08001285{
1286 struct pci_bus *b;
1287
Yinghai Lu8424d752012-01-21 02:08:21 -08001288 pdev_assign_resources_sorted((struct pci_dev *)bridge,
1289 add_head, fail_head);
Yinghai Lu6841ec62010-01-22 01:02:25 -08001290
1291 b = bridge->subordinate;
1292 if (!b)
1293 return;
1294
Yinghai Lu8424d752012-01-21 02:08:21 -08001295 __pci_bus_assign_resources(b, add_head, fail_head);
Yinghai Lu6841ec62010-01-22 01:02:25 -08001296
1297 switch (bridge->class >> 8) {
1298 case PCI_CLASS_BRIDGE_PCI:
1299 pci_setup_bridge(b);
1300 break;
1301
1302 case PCI_CLASS_BRIDGE_CARDBUS:
1303 pci_setup_cardbus(b);
1304 break;
1305
1306 default:
Ryan Desfosses227f0642014-04-18 20:13:50 -04001307 dev_info(&bridge->dev, "not setting up bridge for bus %04x:%02x\n",
1308 pci_domain_nr(b), b->number);
Yinghai Lu6841ec62010-01-22 01:02:25 -08001309 break;
1310 }
1311}
Yinghai Lu5009b462010-01-22 01:02:20 -08001312static void pci_bridge_release_resources(struct pci_bus *bus,
1313 unsigned long type)
1314{
Yinghai Lu5b285412014-05-19 17:01:55 -06001315 struct pci_dev *dev = bus->self;
Yinghai Lu5009b462010-01-22 01:02:20 -08001316 struct resource *r;
1317 unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM |
Yinghai Lu5b285412014-05-19 17:01:55 -06001318 IORESOURCE_PREFETCH | IORESOURCE_MEM_64;
1319 unsigned old_flags = 0;
1320 struct resource *b_res;
1321 int idx = 1;
Yinghai Lu5009b462010-01-22 01:02:20 -08001322
Yinghai Lu5b285412014-05-19 17:01:55 -06001323 b_res = &dev->resource[PCI_BRIDGE_RESOURCES];
Yinghai Lu5009b462010-01-22 01:02:20 -08001324
Yinghai Lu5b285412014-05-19 17:01:55 -06001325 /*
1326 * 1. if there is io port assign fail, will release bridge
1327 * io port.
1328 * 2. if there is non pref mmio assign fail, release bridge
1329 * nonpref mmio.
1330 * 3. if there is 64bit pref mmio assign fail, and bridge pref
1331 * is 64bit, release bridge pref mmio.
1332 * 4. if there is pref mmio assign fail, and bridge pref is
1333 * 32bit mmio, release bridge pref mmio
1334 * 5. if there is pref mmio assign fail, and bridge pref is not
1335 * assigned, release bridge nonpref mmio.
1336 */
1337 if (type & IORESOURCE_IO)
1338 idx = 0;
1339 else if (!(type & IORESOURCE_PREFETCH))
1340 idx = 1;
1341 else if ((type & IORESOURCE_MEM_64) &&
1342 (b_res[2].flags & IORESOURCE_MEM_64))
1343 idx = 2;
1344 else if (!(b_res[2].flags & IORESOURCE_MEM_64) &&
1345 (b_res[2].flags & IORESOURCE_PREFETCH))
1346 idx = 2;
1347 else
1348 idx = 1;
1349
1350 r = &b_res[idx];
1351
1352 if (!r->parent)
1353 return;
1354
1355 /*
1356 * if there are children under that, we should release them
1357 * all
1358 */
1359 release_child_resources(r);
1360 if (!release_resource(r)) {
1361 type = old_flags = r->flags & type_mask;
1362 dev_printk(KERN_DEBUG, &dev->dev, "resource %d %pR released\n",
1363 PCI_BRIDGE_RESOURCES + idx, r);
1364 /* keep the old size */
1365 r->end = resource_size(r) - 1;
1366 r->start = 0;
1367 r->flags = 0;
1368
Yinghai Lu5009b462010-01-22 01:02:20 -08001369 /* avoiding touch the one without PREF */
1370 if (type & IORESOURCE_PREFETCH)
1371 type = IORESOURCE_PREFETCH;
1372 __pci_setup_bridge(bus, type);
Yinghai Lu5b285412014-05-19 17:01:55 -06001373 /* for next child res under same bridge */
1374 r->flags = old_flags;
Yinghai Lu5009b462010-01-22 01:02:20 -08001375 }
1376}
1377
1378enum release_type {
1379 leaf_only,
1380 whole_subtree,
1381};
1382/*
1383 * try to release pci bridge resources that is from leaf bridge,
1384 * so we can allocate big new one later
1385 */
Bjorn Helgaas10874f5a2014-04-14 16:11:40 -06001386static void pci_bus_release_bridge_resources(struct pci_bus *bus,
1387 unsigned long type,
1388 enum release_type rel_type)
Yinghai Lu5009b462010-01-22 01:02:20 -08001389{
1390 struct pci_dev *dev;
1391 bool is_leaf_bridge = true;
1392
1393 list_for_each_entry(dev, &bus->devices, bus_list) {
1394 struct pci_bus *b = dev->subordinate;
1395 if (!b)
1396 continue;
1397
1398 is_leaf_bridge = false;
1399
1400 if ((dev->class >> 8) != PCI_CLASS_BRIDGE_PCI)
1401 continue;
1402
1403 if (rel_type == whole_subtree)
1404 pci_bus_release_bridge_resources(b, type,
1405 whole_subtree);
1406 }
1407
1408 if (pci_is_root_bus(bus))
1409 return;
1410
1411 if ((bus->self->class >> 8) != PCI_CLASS_BRIDGE_PCI)
1412 return;
1413
1414 if ((rel_type == whole_subtree) || is_leaf_bridge)
1415 pci_bridge_release_resources(bus, type);
1416}
1417
Yinghai Lu76fbc262008-06-23 20:33:06 +02001418static void pci_bus_dump_res(struct pci_bus *bus)
1419{
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -07001420 struct resource *res;
1421 int i;
Yinghai Lu76fbc262008-06-23 20:33:06 +02001422
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -07001423 pci_bus_for_each_resource(bus, res, i) {
Yinghai Lu7c9342b2009-12-22 15:02:24 -08001424 if (!res || !res->end || !res->flags)
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001425 continue;
Yinghai Lu76fbc262008-06-23 20:33:06 +02001426
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -06001427 dev_printk(KERN_DEBUG, &bus->dev, "resource %d %pR\n", i, res);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001428 }
Yinghai Lu76fbc262008-06-23 20:33:06 +02001429}
1430
1431static void pci_bus_dump_resources(struct pci_bus *bus)
1432{
1433 struct pci_bus *b;
1434 struct pci_dev *dev;
1435
1436
1437 pci_bus_dump_res(bus);
1438
1439 list_for_each_entry(dev, &bus->devices, bus_list) {
1440 b = dev->subordinate;
1441 if (!b)
1442 continue;
1443
1444 pci_bus_dump_resources(b);
1445 }
1446}
1447
Yinghai Luff35147c2013-07-24 15:37:13 -06001448static int pci_bus_get_depth(struct pci_bus *bus)
Yinghai Luda7822e2011-05-12 17:11:37 -07001449{
1450 int depth = 0;
Wei Yangf2a230b2013-08-02 17:31:03 +08001451 struct pci_bus *child_bus;
Yinghai Luda7822e2011-05-12 17:11:37 -07001452
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001453 list_for_each_entry(child_bus, &bus->children, node) {
Yinghai Luda7822e2011-05-12 17:11:37 -07001454 int ret;
Yinghai Luda7822e2011-05-12 17:11:37 -07001455
Wei Yangf2a230b2013-08-02 17:31:03 +08001456 ret = pci_bus_get_depth(child_bus);
Yinghai Luda7822e2011-05-12 17:11:37 -07001457 if (ret + 1 > depth)
1458 depth = ret + 1;
1459 }
1460
1461 return depth;
1462}
Yinghai Luda7822e2011-05-12 17:11:37 -07001463
Yinghai Lub55438f2012-02-23 19:23:30 -08001464/*
1465 * -1: undefined, will auto detect later
1466 * 0: disabled by user
1467 * 1: disabled by auto detect
1468 * 2: enabled by user
1469 * 3: enabled by auto detect
1470 */
1471enum enable_type {
1472 undefined = -1,
1473 user_disabled,
1474 auto_disabled,
1475 user_enabled,
1476 auto_enabled,
1477};
1478
Yinghai Luff35147c2013-07-24 15:37:13 -06001479static enum enable_type pci_realloc_enable = undefined;
Yinghai Lub55438f2012-02-23 19:23:30 -08001480void __init pci_realloc_get_opt(char *str)
1481{
1482 if (!strncmp(str, "off", 3))
1483 pci_realloc_enable = user_disabled;
1484 else if (!strncmp(str, "on", 2))
1485 pci_realloc_enable = user_enabled;
1486}
Yinghai Luff35147c2013-07-24 15:37:13 -06001487static bool pci_realloc_enabled(enum enable_type enable)
Yinghai Lub55438f2012-02-23 19:23:30 -08001488{
Yinghai Lu967260c2013-07-22 14:37:15 -07001489 return enable >= user_enabled;
Yinghai Lub55438f2012-02-23 19:23:30 -08001490}
Ram Paif483d392011-07-07 11:19:10 -07001491
Yinghai Lub07f2eb2012-02-23 19:23:32 -08001492#if defined(CONFIG_PCI_IOV) && defined(CONFIG_PCI_REALLOC_ENABLE_AUTO)
Yinghai Luff35147c2013-07-24 15:37:13 -06001493static int iov_resources_unassigned(struct pci_dev *dev, void *data)
Yinghai Lu223d96f2013-07-22 14:37:13 -07001494{
1495 int i;
1496 bool *unassigned = data;
Yinghai Lub07f2eb2012-02-23 19:23:32 -08001497
Yinghai Lu223d96f2013-07-22 14:37:13 -07001498 for (i = PCI_IOV_RESOURCES; i <= PCI_IOV_RESOURCE_END; i++) {
1499 struct resource *r = &dev->resource[i];
Yinghai Lufa216bf2013-07-22 14:37:14 -07001500 struct pci_bus_region region;
Yinghai Lub07f2eb2012-02-23 19:23:32 -08001501
Yinghai Lu223d96f2013-07-22 14:37:13 -07001502 /* Not assigned or rejected by kernel? */
Yinghai Lufa216bf2013-07-22 14:37:14 -07001503 if (!r->flags)
1504 continue;
Yinghai Lub07f2eb2012-02-23 19:23:32 -08001505
Yinghai Lufc279852013-12-09 22:54:40 -08001506 pcibios_resource_to_bus(dev->bus, &region, r);
Yinghai Lufa216bf2013-07-22 14:37:14 -07001507 if (!region.start) {
Yinghai Lu223d96f2013-07-22 14:37:13 -07001508 *unassigned = true;
1509 return 1; /* return early from pci_walk_bus() */
Yinghai Lub07f2eb2012-02-23 19:23:32 -08001510 }
1511 }
Yinghai Lu223d96f2013-07-22 14:37:13 -07001512
1513 return 0;
Yinghai Lub07f2eb2012-02-23 19:23:32 -08001514}
1515
Yinghai Luff35147c2013-07-24 15:37:13 -06001516static enum enable_type pci_realloc_detect(struct pci_bus *bus,
Yinghai Lu967260c2013-07-22 14:37:15 -07001517 enum enable_type enable_local)
Yinghai Lu223d96f2013-07-22 14:37:13 -07001518{
1519 bool unassigned = false;
Yinghai Luda7822e2011-05-12 17:11:37 -07001520
Yinghai Lu967260c2013-07-22 14:37:15 -07001521 if (enable_local != undefined)
1522 return enable_local;
Yinghai Luda7822e2011-05-12 17:11:37 -07001523
Yinghai Lu967260c2013-07-22 14:37:15 -07001524 pci_walk_bus(bus, iov_resources_unassigned, &unassigned);
1525 if (unassigned)
1526 return auto_enabled;
1527
1528 return enable_local;
Yinghai Lu19aa7ee2012-01-21 02:08:24 -08001529}
Yinghai Lu223d96f2013-07-22 14:37:13 -07001530#else
Yinghai Luff35147c2013-07-24 15:37:13 -06001531static enum enable_type pci_realloc_detect(struct pci_bus *bus,
Yinghai Lu967260c2013-07-22 14:37:15 -07001532 enum enable_type enable_local)
1533{
1534 return enable_local;
1535}
Yinghai Lu223d96f2013-07-22 14:37:13 -07001536#endif
Yinghai Luda7822e2011-05-12 17:11:37 -07001537
1538/*
1539 * first try will not touch pci bridge res
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001540 * second and later try will clear small leaf bridge res
1541 * will stop till to the max depth if can not find good one
Linus Torvalds1da177e2005-04-16 15:20:36 -07001542 */
Yinghai Lu39772032013-07-22 14:37:18 -07001543void pci_assign_unassigned_root_bus_resources(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001544{
Ram Paic8adf9a2011-02-14 17:43:20 -08001545 LIST_HEAD(realloc_head); /* list of resources that
Yinghai Luda7822e2011-05-12 17:11:37 -07001546 want additional resources */
1547 struct list_head *add_list = NULL;
1548 int tried_times = 0;
1549 enum release_type rel_type = leaf_only;
1550 LIST_HEAD(fail_head);
1551 struct pci_dev_resource *fail_res;
1552 unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM |
Yinghai Lu5b285412014-05-19 17:01:55 -06001553 IORESOURCE_PREFETCH | IORESOURCE_MEM_64;
Yinghai Luda7822e2011-05-12 17:11:37 -07001554 int pci_try_num = 1;
Yinghai Lu55ed83a2013-07-22 14:37:16 -07001555 enum enable_type enable_local;
Yinghai Luda7822e2011-05-12 17:11:37 -07001556
Yinghai Lu19aa7ee2012-01-21 02:08:24 -08001557 /* don't realloc if asked to do so */
Yinghai Lu55ed83a2013-07-22 14:37:16 -07001558 enable_local = pci_realloc_detect(bus, pci_realloc_enable);
Yinghai Lu967260c2013-07-22 14:37:15 -07001559 if (pci_realloc_enabled(enable_local)) {
Yinghai Lu55ed83a2013-07-22 14:37:16 -07001560 int max_depth = pci_bus_get_depth(bus);
Yinghai Lu19aa7ee2012-01-21 02:08:24 -08001561
1562 pci_try_num = max_depth + 1;
Yinghai Lu55ed83a2013-07-22 14:37:16 -07001563 dev_printk(KERN_DEBUG, &bus->dev,
1564 "max bus depth: %d pci_try_num: %d\n",
1565 max_depth, pci_try_num);
Yinghai Lu19aa7ee2012-01-21 02:08:24 -08001566 }
Yinghai Luda7822e2011-05-12 17:11:37 -07001567
1568again:
Yinghai Lu19aa7ee2012-01-21 02:08:24 -08001569 /*
1570 * last try will use add_list, otherwise will try good to have as
1571 * must have, so can realloc parent bridge resource
1572 */
1573 if (tried_times + 1 == pci_try_num)
Yinghai Lubdc4abe2012-01-21 02:08:27 -08001574 add_list = &realloc_head;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001575 /* Depth first, calculate sizes and alignments of all
1576 subordinate buses. */
Yinghai Lu55ed83a2013-07-22 14:37:16 -07001577 __pci_bus_size_bridges(bus, add_list);
Ram Paic8adf9a2011-02-14 17:43:20 -08001578
Linus Torvalds1da177e2005-04-16 15:20:36 -07001579 /* Depth last, allocate resources and update the hardware. */
Yinghai Lu55ed83a2013-07-22 14:37:16 -07001580 __pci_bus_assign_resources(bus, add_list, &fail_head);
Yinghai Lu19aa7ee2012-01-21 02:08:24 -08001581 if (add_list)
Yinghai Lubdc4abe2012-01-21 02:08:27 -08001582 BUG_ON(!list_empty(add_list));
Yinghai Luda7822e2011-05-12 17:11:37 -07001583 tried_times++;
1584
1585 /* any device complain? */
Yinghai Lubdc4abe2012-01-21 02:08:27 -08001586 if (list_empty(&fail_head))
Yinghai Lu928bea92013-07-22 14:37:17 -07001587 goto dump;
Ram Paif483d392011-07-07 11:19:10 -07001588
Yinghai Lu0c5be0c2012-02-23 19:23:29 -08001589 if (tried_times >= pci_try_num) {
Yinghai Lu967260c2013-07-22 14:37:15 -07001590 if (enable_local == undefined)
Yinghai Lu55ed83a2013-07-22 14:37:16 -07001591 dev_info(&bus->dev, "Some PCI device resources are unassigned, try booting with pci=realloc\n");
Yinghai Lu967260c2013-07-22 14:37:15 -07001592 else if (enable_local == auto_enabled)
Yinghai Lu55ed83a2013-07-22 14:37:16 -07001593 dev_info(&bus->dev, "Automatically enabled pci realloc, if you have problem, try booting with pci=realloc=off\n");
Yinghai Lueb572e72012-02-23 19:23:31 -08001594
Yinghai Lubffc56d2012-01-21 02:08:30 -08001595 free_list(&fail_head);
Yinghai Lu928bea92013-07-22 14:37:17 -07001596 goto dump;
Yinghai Luda7822e2011-05-12 17:11:37 -07001597 }
1598
Yinghai Lu55ed83a2013-07-22 14:37:16 -07001599 dev_printk(KERN_DEBUG, &bus->dev,
1600 "No. %d try to assign unassigned res\n", tried_times + 1);
Yinghai Luda7822e2011-05-12 17:11:37 -07001601
1602 /* third times and later will not check if it is leaf */
1603 if ((tried_times + 1) > 2)
1604 rel_type = whole_subtree;
1605
1606 /*
1607 * Try to release leaf bridge's resources that doesn't fit resource of
1608 * child device under that bridge
1609 */
Yinghai Lu61e83cd2013-07-22 14:37:12 -07001610 list_for_each_entry(fail_res, &fail_head, list)
1611 pci_bus_release_bridge_resources(fail_res->dev->bus,
Yinghai Lub9b0bba2012-01-21 02:08:29 -08001612 fail_res->flags & type_mask,
Yinghai Lubdc4abe2012-01-21 02:08:27 -08001613 rel_type);
Yinghai Lu61e83cd2013-07-22 14:37:12 -07001614
Yinghai Luda7822e2011-05-12 17:11:37 -07001615 /* restore size and flags */
Yinghai Lub9b0bba2012-01-21 02:08:29 -08001616 list_for_each_entry(fail_res, &fail_head, list) {
1617 struct resource *res = fail_res->res;
Yinghai Luda7822e2011-05-12 17:11:37 -07001618
Yinghai Lub9b0bba2012-01-21 02:08:29 -08001619 res->start = fail_res->start;
1620 res->end = fail_res->end;
1621 res->flags = fail_res->flags;
1622 if (fail_res->dev->subordinate)
Yinghai Luda7822e2011-05-12 17:11:37 -07001623 res->flags = 0;
Yinghai Luda7822e2011-05-12 17:11:37 -07001624 }
Yinghai Lubffc56d2012-01-21 02:08:30 -08001625 free_list(&fail_head);
Yinghai Luda7822e2011-05-12 17:11:37 -07001626
1627 goto again;
1628
Yinghai Lu928bea92013-07-22 14:37:17 -07001629dump:
Yinghai Lu76fbc262008-06-23 20:33:06 +02001630 /* dump the resource on buses */
Yinghai Lu55ed83a2013-07-22 14:37:16 -07001631 pci_bus_dump_resources(bus);
1632}
1633
1634void __init pci_assign_unassigned_resources(void)
1635{
1636 struct pci_bus *root_bus;
1637
1638 list_for_each_entry(root_bus, &pci_root_buses, node)
1639 pci_assign_unassigned_root_bus_resources(root_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001640}
Yinghai Lu6841ec62010-01-22 01:02:25 -08001641
1642void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge)
1643{
1644 struct pci_bus *parent = bridge->subordinate;
Yinghai Lubdc4abe2012-01-21 02:08:27 -08001645 LIST_HEAD(add_list); /* list of resources that
Yinghai Lu8424d752012-01-21 02:08:21 -08001646 want additional resources */
Yinghai Lu32180e402010-01-22 01:02:27 -08001647 int tried_times = 0;
Yinghai Lubdc4abe2012-01-21 02:08:27 -08001648 LIST_HEAD(fail_head);
Yinghai Lub9b0bba2012-01-21 02:08:29 -08001649 struct pci_dev_resource *fail_res;
Yinghai Lu6841ec62010-01-22 01:02:25 -08001650 int retval;
Yinghai Lu32180e402010-01-22 01:02:27 -08001651 unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM |
Yinghai Lud61b0e82014-08-22 18:15:07 -07001652 IORESOURCE_PREFETCH | IORESOURCE_MEM_64;
Yinghai Lu6841ec62010-01-22 01:02:25 -08001653
Yinghai Lu32180e402010-01-22 01:02:27 -08001654again:
Yinghai Lu8424d752012-01-21 02:08:21 -08001655 __pci_bus_size_bridges(parent, &add_list);
Yinghai Lubdc4abe2012-01-21 02:08:27 -08001656 __pci_bridge_assign_resources(bridge, &add_list, &fail_head);
1657 BUG_ON(!list_empty(&add_list));
Yinghai Lu32180e402010-01-22 01:02:27 -08001658 tried_times++;
1659
Yinghai Lubdc4abe2012-01-21 02:08:27 -08001660 if (list_empty(&fail_head))
Yinghai Lu3f579c32010-05-21 14:35:06 -07001661 goto enable_all;
Yinghai Lu32180e402010-01-22 01:02:27 -08001662
1663 if (tried_times >= 2) {
1664 /* still fail, don't need to try more */
Yinghai Lubffc56d2012-01-21 02:08:30 -08001665 free_list(&fail_head);
Yinghai Lu3f579c32010-05-21 14:35:06 -07001666 goto enable_all;
Yinghai Lu32180e402010-01-22 01:02:27 -08001667 }
1668
1669 printk(KERN_DEBUG "PCI: No. %d try to assign unassigned res\n",
1670 tried_times + 1);
1671
1672 /*
1673 * Try to release leaf bridge's resources that doesn't fit resource of
1674 * child device under that bridge
1675 */
Yinghai Lu61e83cd2013-07-22 14:37:12 -07001676 list_for_each_entry(fail_res, &fail_head, list)
1677 pci_bus_release_bridge_resources(fail_res->dev->bus,
1678 fail_res->flags & type_mask,
Yinghai Lu32180e402010-01-22 01:02:27 -08001679 whole_subtree);
Yinghai Lu61e83cd2013-07-22 14:37:12 -07001680
Yinghai Lu32180e402010-01-22 01:02:27 -08001681 /* restore size and flags */
Yinghai Lub9b0bba2012-01-21 02:08:29 -08001682 list_for_each_entry(fail_res, &fail_head, list) {
1683 struct resource *res = fail_res->res;
Yinghai Lu32180e402010-01-22 01:02:27 -08001684
Yinghai Lub9b0bba2012-01-21 02:08:29 -08001685 res->start = fail_res->start;
1686 res->end = fail_res->end;
1687 res->flags = fail_res->flags;
1688 if (fail_res->dev->subordinate)
Yinghai Lu32180e402010-01-22 01:02:27 -08001689 res->flags = 0;
Yinghai Lu32180e402010-01-22 01:02:27 -08001690 }
Yinghai Lubffc56d2012-01-21 02:08:30 -08001691 free_list(&fail_head);
Yinghai Lu32180e402010-01-22 01:02:27 -08001692
1693 goto again;
Yinghai Lu3f579c32010-05-21 14:35:06 -07001694
1695enable_all:
1696 retval = pci_reenable_device(bridge);
Bjorn Helgaas9fc9eea2013-04-12 11:35:40 -06001697 if (retval)
1698 dev_err(&bridge->dev, "Error reenabling bridge (%d)\n", retval);
Yinghai Lu3f579c32010-05-21 14:35:06 -07001699 pci_set_master(bridge);
Yinghai Lu6841ec62010-01-22 01:02:25 -08001700}
1701EXPORT_SYMBOL_GPL(pci_assign_unassigned_bridge_resources);
Yinghai Lu9b030882012-01-21 02:08:23 -08001702
Yinghai Lu17787942012-10-30 14:31:10 -06001703void pci_assign_unassigned_bus_resources(struct pci_bus *bus)
Yinghai Lu9b030882012-01-21 02:08:23 -08001704{
Yinghai Lu9b030882012-01-21 02:08:23 -08001705 struct pci_dev *dev;
Yinghai Lubdc4abe2012-01-21 02:08:27 -08001706 LIST_HEAD(add_list); /* list of resources that
Yinghai Lu9b030882012-01-21 02:08:23 -08001707 want additional resources */
1708
Yinghai Lu9b030882012-01-21 02:08:23 -08001709 down_read(&pci_bus_sem);
1710 list_for_each_entry(dev, &bus->devices, bus_list)
Yijing Wang6788a512014-05-04 12:23:38 +08001711 if (pci_is_bridge(dev) && pci_has_subordinate(dev))
Yinghai Lu9b030882012-01-21 02:08:23 -08001712 __pci_bus_size_bridges(dev->subordinate,
1713 &add_list);
1714 up_read(&pci_bus_sem);
1715 __pci_bus_assign_resources(bus, &add_list, NULL);
Yinghai Lubdc4abe2012-01-21 02:08:27 -08001716 BUG_ON(!list_empty(&add_list));
Yinghai Lu17787942012-10-30 14:31:10 -06001717}