blob: 540c0ccbcccc8953c95ee6b6c2baf5ad11e44aaf [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * x86 SMP booting functions
3 *
4 * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
5 * (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
6 * Copyright 2001 Andi Kleen, SuSE Labs.
7 *
8 * Much of the core SMP work is based on previous work by Thomas Radke, to
9 * whom a great many thanks are extended.
10 *
11 * Thanks to Intel for making available several different Pentium,
12 * Pentium Pro and Pentium-II/Xeon MP machines.
13 * Original development of Linux SMP code supported by Caldera.
14 *
Andi Kleena8ab26f2005-04-16 15:25:19 -070015 * This code is released under the GNU General Public License version 2
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 *
17 * Fixes
18 * Felix Koop : NR_CPUS used properly
19 * Jose Renau : Handle single CPU case.
20 * Alan Cox : By repeated request 8) - Total BogoMIP report.
21 * Greg Wright : Fix for kernel stacks panic.
22 * Erich Boleyn : MP v1.4 and additional changes.
23 * Matthias Sattler : Changes for 2.1 kernel map.
24 * Michel Lespinasse : Changes for 2.1 kernel map.
25 * Michael Chastain : Change trampoline.S to gnu as.
26 * Alan Cox : Dumb bug: 'B' step PPro's are fine
27 * Ingo Molnar : Added APIC timers, based on code
28 * from Jose Renau
29 * Ingo Molnar : various cleanups and rewrites
30 * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
31 * Maciej W. Rozycki : Bits for genuine 82489DX APICs
32 * Andi Kleen : Changed for SMP boot into long mode.
Andi Kleena8ab26f2005-04-16 15:25:19 -070033 * Rusty Russell : Hacked into shape for new "hotplug" boot process.
34 * Andi Kleen : Converted to new state machine.
35 * Various cleanups.
36 * Probably mostly hotplug CPU ready now.
Ashok Raj76e4f662005-06-25 14:55:00 -070037 * Ashok Raj : CPU hotplug support
Linus Torvalds1da177e2005-04-16 15:20:36 -070038 */
39
Andi Kleena8ab26f2005-04-16 15:25:19 -070040
Linus Torvalds1da177e2005-04-16 15:20:36 -070041#include <linux/config.h>
42#include <linux/init.h>
43
44#include <linux/mm.h>
45#include <linux/kernel_stat.h>
46#include <linux/smp_lock.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <linux/bootmem.h>
48#include <linux/thread_info.h>
49#include <linux/module.h>
50
51#include <linux/delay.h>
52#include <linux/mc146818rtc.h>
53#include <asm/mtrr.h>
54#include <asm/pgalloc.h>
55#include <asm/desc.h>
56#include <asm/kdebug.h>
57#include <asm/tlbflush.h>
58#include <asm/proto.h>
Andi Kleen75152112005-05-16 21:53:34 -070059#include <asm/nmi.h>
Al Viro9cdd3042005-09-12 18:49:25 +020060#include <asm/irq.h>
61#include <asm/hw_irq.h>
Ravikiran G Thirumalai488fc082006-02-07 12:58:23 -080062#include <asm/numa.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070063
64/* Number of siblings per CPU package */
65int smp_num_siblings = 1;
Andi Kleen2ee60e172006-06-26 13:59:44 +020066EXPORT_SYMBOL(smp_num_siblings);
Linus Torvalds1da177e2005-04-16 15:20:36 -070067
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -080068/* Last level cache ID of each logical CPU */
69u8 cpu_llc_id[NR_CPUS] __cpuinitdata = {[0 ... NR_CPUS-1] = BAD_APICID};
Andi Kleen2ee60e172006-06-26 13:59:44 +020070EXPORT_SYMBOL(cpu_llc_id);
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -080071
Linus Torvalds1da177e2005-04-16 15:20:36 -070072/* Bitmask of currently online CPUs */
Ravikiran G Thirumalai6c231b72005-09-06 15:17:45 -070073cpumask_t cpu_online_map __read_mostly;
Linus Torvalds1da177e2005-04-16 15:20:36 -070074
Andi Kleena8ab26f2005-04-16 15:25:19 -070075EXPORT_SYMBOL(cpu_online_map);
76
77/*
78 * Private maps to synchronize booting between AP and BP.
79 * Probably not needed anymore, but it makes for easier debugging. -AK
80 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070081cpumask_t cpu_callin_map;
82cpumask_t cpu_callout_map;
Andi Kleen2ee60e172006-06-26 13:59:44 +020083EXPORT_SYMBOL(cpu_callout_map);
Andi Kleena8ab26f2005-04-16 15:25:19 -070084
85cpumask_t cpu_possible_map;
86EXPORT_SYMBOL(cpu_possible_map);
Linus Torvalds1da177e2005-04-16 15:20:36 -070087
88/* Per CPU bogomips and other parameters */
89struct cpuinfo_x86 cpu_data[NR_CPUS] __cacheline_aligned;
Andi Kleen2ee60e172006-06-26 13:59:44 +020090EXPORT_SYMBOL(cpu_data);
Linus Torvalds1da177e2005-04-16 15:20:36 -070091
Andi Kleena8ab26f2005-04-16 15:25:19 -070092/* Set when the idlers are all forked */
93int smp_threads_ready;
94
Siddha, Suresh B94605ef2005-11-05 17:25:54 +010095/* representing HT siblings of each logical CPU */
Ravikiran G Thirumalai6c231b72005-09-06 15:17:45 -070096cpumask_t cpu_sibling_map[NR_CPUS] __read_mostly;
Andi Kleen2ee60e172006-06-26 13:59:44 +020097EXPORT_SYMBOL(cpu_sibling_map);
Siddha, Suresh B94605ef2005-11-05 17:25:54 +010098
99/* representing HT and core siblings of each logical CPU */
Ravikiran G Thirumalai6c231b72005-09-06 15:17:45 -0700100cpumask_t cpu_core_map[NR_CPUS] __read_mostly;
Andi Kleen2df9fa32005-05-20 14:27:59 -0700101EXPORT_SYMBOL(cpu_core_map);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102
103/*
104 * Trampoline 80x86 program as an array.
105 */
106
Andi Kleena8ab26f2005-04-16 15:25:19 -0700107extern unsigned char trampoline_data[];
108extern unsigned char trampoline_end[];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109
Ashok Raj76e4f662005-06-25 14:55:00 -0700110/* State of each CPU */
111DEFINE_PER_CPU(int, cpu_state) = { 0 };
112
113/*
114 * Store all idle threads, this can be reused instead of creating
115 * a new thread. Also avoids complicated thread destroy functionality
116 * for idle threads.
117 */
118struct task_struct *idle_thread_array[NR_CPUS] __cpuinitdata ;
119
120#define get_idle_for_cpu(x) (idle_thread_array[(x)])
121#define set_idle_for_cpu(x,p) (idle_thread_array[(x)] = (p))
122
123/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700124 * Currently trivial. Write the real->protected mode
125 * bootstrap into the page concerned. The caller
126 * has made sure it's suitably aligned.
127 */
128
Andi Kleena8ab26f2005-04-16 15:25:19 -0700129static unsigned long __cpuinit setup_trampoline(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700130{
131 void *tramp = __va(SMP_TRAMPOLINE_BASE);
132 memcpy(tramp, trampoline_data, trampoline_end - trampoline_data);
133 return virt_to_phys(tramp);
134}
135
136/*
137 * The bootstrap kernel entry code has set these up. Save them for
138 * a given CPU
139 */
140
Andi Kleena8ab26f2005-04-16 15:25:19 -0700141static void __cpuinit smp_store_cpu_info(int id)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700142{
143 struct cpuinfo_x86 *c = cpu_data + id;
144
145 *c = boot_cpu_data;
146 identify_cpu(c);
Andi Kleendda50e72005-05-16 21:53:25 -0700147 print_cpu_info(c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148}
149
150/*
Andi Kleendda50e72005-05-16 21:53:25 -0700151 * New Funky TSC sync algorithm borrowed from IA64.
152 * Main advantage is that it doesn't reset the TSCs fully and
153 * in general looks more robust and it works better than my earlier
154 * attempts. I believe it was written by David Mosberger. Some minor
155 * adjustments for x86-64 by me -AK
Linus Torvalds1da177e2005-04-16 15:20:36 -0700156 *
Andi Kleendda50e72005-05-16 21:53:25 -0700157 * Original comment reproduced below.
158 *
159 * Synchronize TSC of the current (slave) CPU with the TSC of the
160 * MASTER CPU (normally the time-keeper CPU). We use a closed loop to
161 * eliminate the possibility of unaccounted-for errors (such as
162 * getting a machine check in the middle of a calibration step). The
163 * basic idea is for the slave to ask the master what itc value it has
164 * and to read its own itc before and after the master responds. Each
165 * iteration gives us three timestamps:
166 *
167 * slave master
168 *
169 * t0 ---\
170 * ---\
171 * --->
172 * tm
173 * /---
174 * /---
175 * t1 <---
176 *
177 *
178 * The goal is to adjust the slave's TSC such that tm falls exactly
179 * half-way between t0 and t1. If we achieve this, the clocks are
180 * synchronized provided the interconnect between the slave and the
181 * master is symmetric. Even if the interconnect were asymmetric, we
182 * would still know that the synchronization error is smaller than the
183 * roundtrip latency (t0 - t1).
184 *
185 * When the interconnect is quiet and symmetric, this lets us
186 * synchronize the TSC to within one or two cycles. However, we can
187 * only *guarantee* that the synchronization is accurate to within a
188 * round-trip time, which is typically in the range of several hundred
189 * cycles (e.g., ~500 cycles). In practice, this means that the TSCs
190 * are usually almost perfectly synchronized, but we shouldn't assume
191 * that the accuracy is much better than half a micro second or so.
192 *
193 * [there are other errors like the latency of RDTSC and of the
194 * WRMSR. These can also account to hundreds of cycles. So it's
195 * probably worse. It claims 153 cycles error on a dual Opteron,
196 * but I suspect the numbers are actually somewhat worse -AK]
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197 */
198
Andi Kleendda50e72005-05-16 21:53:25 -0700199#define MASTER 0
200#define SLAVE (SMP_CACHE_BYTES/8)
201
202/* Intentionally don't use cpu_relax() while TSC synchronization
203 because we don't want to go into funky power save modi or cause
204 hypervisors to schedule us away. Going to sleep would likely affect
205 latency and low latency is the primary objective here. -AK */
206#define no_cpu_relax() barrier()
207
Andi Kleena8ab26f2005-04-16 15:25:19 -0700208static __cpuinitdata DEFINE_SPINLOCK(tsc_sync_lock);
Andi Kleendda50e72005-05-16 21:53:25 -0700209static volatile __cpuinitdata unsigned long go[SLAVE + 1];
210static int notscsync __cpuinitdata;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211
Andi Kleendda50e72005-05-16 21:53:25 -0700212#undef DEBUG_TSC_SYNC
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213
Andi Kleendda50e72005-05-16 21:53:25 -0700214#define NUM_ROUNDS 64 /* magic value */
215#define NUM_ITERS 5 /* likewise */
216
217/* Callback on boot CPU */
218static __cpuinit void sync_master(void *arg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219{
Andi Kleendda50e72005-05-16 21:53:25 -0700220 unsigned long flags, i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221
Andi Kleendda50e72005-05-16 21:53:25 -0700222 go[MASTER] = 0;
Andi Kleena8ab26f2005-04-16 15:25:19 -0700223
Andi Kleendda50e72005-05-16 21:53:25 -0700224 local_irq_save(flags);
225 {
226 for (i = 0; i < NUM_ROUNDS*NUM_ITERS; ++i) {
227 while (!go[MASTER])
228 no_cpu_relax();
229 go[MASTER] = 0;
230 rdtscll(go[SLAVE]);
231 }
Andi Kleena8ab26f2005-04-16 15:25:19 -0700232 }
Andi Kleendda50e72005-05-16 21:53:25 -0700233 local_irq_restore(flags);
Andi Kleena8ab26f2005-04-16 15:25:19 -0700234}
235
Andi Kleendda50e72005-05-16 21:53:25 -0700236/*
237 * Return the number of cycles by which our tsc differs from the tsc
238 * on the master (time-keeper) CPU. A positive number indicates our
239 * tsc is ahead of the master, negative that it is behind.
240 */
241static inline long
242get_delta(long *rt, long *master)
243{
244 unsigned long best_t0 = 0, best_t1 = ~0UL, best_tm = 0;
245 unsigned long tcenter, t0, t1, tm;
246 int i;
247
248 for (i = 0; i < NUM_ITERS; ++i) {
249 rdtscll(t0);
250 go[MASTER] = 1;
251 while (!(tm = go[SLAVE]))
252 no_cpu_relax();
253 go[SLAVE] = 0;
254 rdtscll(t1);
255
256 if (t1 - t0 < best_t1 - best_t0)
257 best_t0 = t0, best_t1 = t1, best_tm = tm;
258 }
259
260 *rt = best_t1 - best_t0;
261 *master = best_tm - best_t0;
262
263 /* average best_t0 and best_t1 without overflow: */
264 tcenter = (best_t0/2 + best_t1/2);
265 if (best_t0 % 2 + best_t1 % 2 == 2)
266 ++tcenter;
267 return tcenter - best_tm;
268}
269
Eric W. Biederman3d483f42005-07-29 14:03:29 -0700270static __cpuinit void sync_tsc(unsigned int master)
Andi Kleendda50e72005-05-16 21:53:25 -0700271{
272 int i, done = 0;
273 long delta, adj, adjust_latency = 0;
274 unsigned long flags, rt, master_time_stamp, bound;
Olaf Hering44456d32005-07-27 11:45:17 -0700275#ifdef DEBUG_TSC_SYNC
Andi Kleendda50e72005-05-16 21:53:25 -0700276 static struct syncdebug {
277 long rt; /* roundtrip time */
278 long master; /* master's timestamp */
279 long diff; /* difference between midpoint and master's timestamp */
280 long lat; /* estimate of tsc adjustment latency */
281 } t[NUM_ROUNDS] __cpuinitdata;
282#endif
283
Eric W. Biederman3d483f42005-07-29 14:03:29 -0700284 printk(KERN_INFO "CPU %d: Syncing TSC to CPU %u.\n",
285 smp_processor_id(), master);
286
Andi Kleendda50e72005-05-16 21:53:25 -0700287 go[MASTER] = 1;
288
Eric W. Biederman3d483f42005-07-29 14:03:29 -0700289 /* It is dangerous to broadcast IPI as cpus are coming up,
290 * as they may not be ready to accept them. So since
291 * we only need to send the ipi to the boot cpu direct
292 * the message, and avoid the race.
293 */
294 smp_call_function_single(master, sync_master, NULL, 1, 0);
Andi Kleendda50e72005-05-16 21:53:25 -0700295
296 while (go[MASTER]) /* wait for master to be ready */
297 no_cpu_relax();
298
299 spin_lock_irqsave(&tsc_sync_lock, flags);
300 {
301 for (i = 0; i < NUM_ROUNDS; ++i) {
302 delta = get_delta(&rt, &master_time_stamp);
303 if (delta == 0) {
304 done = 1; /* let's lock on to this... */
305 bound = rt;
306 }
307
308 if (!done) {
309 unsigned long t;
310 if (i > 0) {
311 adjust_latency += -delta;
312 adj = -delta + adjust_latency/4;
313 } else
314 adj = -delta;
315
316 rdtscll(t);
317 wrmsrl(MSR_IA32_TSC, t + adj);
318 }
Olaf Hering44456d32005-07-27 11:45:17 -0700319#ifdef DEBUG_TSC_SYNC
Andi Kleendda50e72005-05-16 21:53:25 -0700320 t[i].rt = rt;
321 t[i].master = master_time_stamp;
322 t[i].diff = delta;
323 t[i].lat = adjust_latency/4;
324#endif
325 }
326 }
327 spin_unlock_irqrestore(&tsc_sync_lock, flags);
328
Olaf Hering44456d32005-07-27 11:45:17 -0700329#ifdef DEBUG_TSC_SYNC
Andi Kleendda50e72005-05-16 21:53:25 -0700330 for (i = 0; i < NUM_ROUNDS; ++i)
331 printk("rt=%5ld master=%5ld diff=%5ld adjlat=%5ld\n",
332 t[i].rt, t[i].master, t[i].diff, t[i].lat);
333#endif
334
335 printk(KERN_INFO
336 "CPU %d: synchronized TSC with CPU %u (last diff %ld cycles, "
337 "maxerr %lu cycles)\n",
Eric W. Biederman3d483f42005-07-29 14:03:29 -0700338 smp_processor_id(), master, delta, rt);
Andi Kleendda50e72005-05-16 21:53:25 -0700339}
340
341static void __cpuinit tsc_sync_wait(void)
342{
Andi Kleen737c5c32006-01-11 22:45:15 +0100343 /*
344 * When the CPU has synchronized TSCs assume the BIOS
345 * or the hardware already synced. Otherwise we could
346 * mess up a possible perfect synchronization with a
347 * not-quite-perfect algorithm.
348 */
349 if (notscsync || !cpu_has_tsc || !unsynchronized_tsc())
Andi Kleendda50e72005-05-16 21:53:25 -0700350 return;
Eric W. Biederman349188f2005-08-11 22:26:25 -0600351 sync_tsc(0);
Andi Kleendda50e72005-05-16 21:53:25 -0700352}
353
354static __init int notscsync_setup(char *s)
355{
356 notscsync = 1;
OGAWA Hirofumi9b410462006-03-31 02:30:33 -0800357 return 1;
Andi Kleendda50e72005-05-16 21:53:25 -0700358}
359__setup("notscsync", notscsync_setup);
360
Andi Kleena8ab26f2005-04-16 15:25:19 -0700361static atomic_t init_deasserted __cpuinitdata;
362
363/*
364 * Report back to the Boot Processor.
365 * Running on AP.
366 */
367void __cpuinit smp_callin(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368{
369 int cpuid, phys_id;
370 unsigned long timeout;
371
372 /*
373 * If waken up by an INIT in an 82489DX configuration
374 * we may get here before an INIT-deassert IPI reaches
375 * our local APIC. We have to wait for the IPI or we'll
376 * lock up on an APIC access.
377 */
Andi Kleena8ab26f2005-04-16 15:25:19 -0700378 while (!atomic_read(&init_deasserted))
379 cpu_relax();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700380
381 /*
382 * (This works even if the APIC is not enabled.)
383 */
384 phys_id = GET_APIC_ID(apic_read(APIC_ID));
385 cpuid = smp_processor_id();
386 if (cpu_isset(cpuid, cpu_callin_map)) {
387 panic("smp_callin: phys CPU#%d, CPU#%d already present??\n",
388 phys_id, cpuid);
389 }
390 Dprintk("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
391
392 /*
393 * STARTUP IPIs are fragile beasts as they might sometimes
394 * trigger some glue motherboard logic. Complete APIC bus
395 * silence for 1 second, this overestimates the time the
396 * boot CPU is spending to send the up to 2 STARTUP IPIs
397 * by a factor of two. This should be enough.
398 */
399
400 /*
401 * Waiting 2s total for startup (udelay is not yet working)
402 */
403 timeout = jiffies + 2*HZ;
404 while (time_before(jiffies, timeout)) {
405 /*
406 * Has the boot CPU finished it's STARTUP sequence?
407 */
408 if (cpu_isset(cpuid, cpu_callout_map))
409 break;
Andi Kleena8ab26f2005-04-16 15:25:19 -0700410 cpu_relax();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411 }
412
413 if (!time_before(jiffies, timeout)) {
414 panic("smp_callin: CPU%d started up but did not get a callout!\n",
415 cpuid);
416 }
417
418 /*
419 * the boot CPU has finished the init stage and is spinning
420 * on callin_map until we finish. We are free to set up this
421 * CPU, first the APIC. (this is probably redundant on most
422 * boards)
423 */
424
425 Dprintk("CALLIN, before setup_local_APIC().\n");
426 setup_local_APIC();
427
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428 /*
429 * Get our bogomips.
Andi Kleenb4452212005-09-12 18:49:24 +0200430 *
431 * Need to enable IRQs because it can take longer and then
432 * the NMI watchdog might kill us.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433 */
Andi Kleenb4452212005-09-12 18:49:24 +0200434 local_irq_enable();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700435 calibrate_delay();
Andi Kleenb4452212005-09-12 18:49:24 +0200436 local_irq_disable();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437 Dprintk("Stack at about %p\n",&cpuid);
438
439 disable_APIC_timer();
440
441 /*
442 * Save our processor parameters
443 */
444 smp_store_cpu_info(cpuid);
445
Linus Torvalds1da177e2005-04-16 15:20:36 -0700446 /*
447 * Allow the master to continue.
448 */
449 cpu_set(cpuid, cpu_callin_map);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450}
451
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -0800452/* maps the cpu to the sched domain representing multi-core */
453cpumask_t cpu_coregroup_map(int cpu)
454{
455 struct cpuinfo_x86 *c = cpu_data + cpu;
456 /*
457 * For perf, we return last level cache shared map.
Siddha, Suresh B5c45bf22006-06-27 02:54:42 -0700458 * And for power savings, we return cpu_core_map
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -0800459 */
Siddha, Suresh B5c45bf22006-06-27 02:54:42 -0700460 if (sched_mc_power_savings || sched_smt_power_savings)
461 return cpu_core_map[cpu];
462 else
463 return c->llc_shared_map;
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -0800464}
465
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100466/* representing cpus for which sibling maps can be computed */
467static cpumask_t cpu_sibling_setup_map;
468
Ashok Rajcb0cd8d2005-06-25 14:55:01 -0700469static inline void set_cpu_sibling_map(int cpu)
470{
471 int i;
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100472 struct cpuinfo_x86 *c = cpu_data;
473
474 cpu_set(cpu, cpu_sibling_setup_map);
Ashok Rajcb0cd8d2005-06-25 14:55:01 -0700475
476 if (smp_num_siblings > 1) {
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100477 for_each_cpu_mask(i, cpu_sibling_setup_map) {
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200478 if (c[cpu].phys_proc_id == c[i].phys_proc_id &&
479 c[cpu].cpu_core_id == c[i].cpu_core_id) {
Ashok Rajcb0cd8d2005-06-25 14:55:01 -0700480 cpu_set(i, cpu_sibling_map[cpu]);
481 cpu_set(cpu, cpu_sibling_map[i]);
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100482 cpu_set(i, cpu_core_map[cpu]);
483 cpu_set(cpu, cpu_core_map[i]);
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -0800484 cpu_set(i, c[cpu].llc_shared_map);
485 cpu_set(cpu, c[i].llc_shared_map);
Ashok Rajcb0cd8d2005-06-25 14:55:01 -0700486 }
487 }
488 } else {
489 cpu_set(cpu, cpu_sibling_map[cpu]);
490 }
491
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -0800492 cpu_set(cpu, c[cpu].llc_shared_map);
493
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100494 if (current_cpu_data.x86_max_cores == 1) {
Ashok Rajcb0cd8d2005-06-25 14:55:01 -0700495 cpu_core_map[cpu] = cpu_sibling_map[cpu];
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100496 c[cpu].booted_cores = 1;
497 return;
498 }
499
500 for_each_cpu_mask(i, cpu_sibling_setup_map) {
Siddha, Suresh B1e9f28f2006-03-27 01:15:22 -0800501 if (cpu_llc_id[cpu] != BAD_APICID &&
502 cpu_llc_id[cpu] == cpu_llc_id[i]) {
503 cpu_set(i, c[cpu].llc_shared_map);
504 cpu_set(cpu, c[i].llc_shared_map);
505 }
Rohit Sethf3fa8eb2006-06-26 13:58:17 +0200506 if (c[cpu].phys_proc_id == c[i].phys_proc_id) {
Siddha, Suresh B94605ef2005-11-05 17:25:54 +0100507 cpu_set(i, cpu_core_map[cpu]);
508 cpu_set(cpu, cpu_core_map[i]);
509 /*
510 * Does this new cpu bringup a new core?
511 */
512 if (cpus_weight(cpu_sibling_map[cpu]) == 1) {
513 /*
514 * for each core in package, increment
515 * the booted_cores for this new cpu
516 */
517 if (first_cpu(cpu_sibling_map[i]) == i)
518 c[cpu].booted_cores++;
519 /*
520 * increment the core count for all
521 * the other cpus in this package
522 */
523 if (i != cpu)
524 c[i].booted_cores++;
525 } else if (i != cpu && !c[cpu].booted_cores)
526 c[cpu].booted_cores = c[i].booted_cores;
527 }
Ashok Rajcb0cd8d2005-06-25 14:55:01 -0700528 }
529}
530
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531/*
Andi Kleena8ab26f2005-04-16 15:25:19 -0700532 * Setup code on secondary processor (after comming out of the trampoline)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700533 */
Andi Kleena8ab26f2005-04-16 15:25:19 -0700534void __cpuinit start_secondary(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535{
536 /*
537 * Dont put anything before smp_callin(), SMP
538 * booting is too fragile that we want to limit the
539 * things done here to the most necessary things.
540 */
541 cpu_init();
Nick Piggin5bfb5d62005-11-08 21:39:01 -0800542 preempt_disable();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700543 smp_callin();
544
545 /* otherwise gcc will move up the smp_processor_id before the cpu_init */
546 barrier();
547
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548 Dprintk("cpu %d: setting up apic clock\n", smp_processor_id());
549 setup_secondary_APIC_clock();
550
Andi Kleena8ab26f2005-04-16 15:25:19 -0700551 Dprintk("cpu %d: enabling apic timer\n", smp_processor_id());
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552
553 if (nmi_watchdog == NMI_IO_APIC) {
554 disable_8259A_irq(0);
555 enable_NMI_through_LVT0(NULL);
556 enable_8259A_irq(0);
557 }
558
Andi Kleena8ab26f2005-04-16 15:25:19 -0700559 enable_APIC_timer();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560
561 /*
Ashok Rajcb0cd8d2005-06-25 14:55:01 -0700562 * The sibling maps must be set before turing the online map on for
563 * this cpu
564 */
565 set_cpu_sibling_map(smp_processor_id());
566
Andi Kleen1eecd732005-08-19 06:56:40 +0200567 /*
568 * Wait for TSC sync to not schedule things before.
569 * We still process interrupts, which could see an inconsistent
570 * time in that window unfortunately.
571 * Do this here because TSC sync has global unprotected state.
572 */
573 tsc_sync_wait();
574
Ashok Rajcb0cd8d2005-06-25 14:55:01 -0700575 /*
Ashok Raj884d9e402005-06-25 14:55:02 -0700576 * We need to hold call_lock, so there is no inconsistency
577 * between the time smp_call_function() determines number of
578 * IPI receipients, and the time when the determination is made
579 * for which cpus receive the IPI in genapic_flat.c. Holding this
580 * lock helps us to not include this cpu in a currently in progress
581 * smp_call_function().
582 */
583 lock_ipi_call_lock();
584
585 /*
Andi Kleena8ab26f2005-04-16 15:25:19 -0700586 * Allow the master to continue.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700588 cpu_set(smp_processor_id(), cpu_online_map);
Ashok Raj884d9e402005-06-25 14:55:02 -0700589 per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
590 unlock_ipi_call_lock();
591
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592 cpu_idle();
593}
594
Andi Kleena8ab26f2005-04-16 15:25:19 -0700595extern volatile unsigned long init_rsp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700596extern void (*initial_code)(void);
597
Olaf Hering44456d32005-07-27 11:45:17 -0700598#ifdef APIC_DEBUG
Andi Kleena8ab26f2005-04-16 15:25:19 -0700599static void inquire_remote_apic(int apicid)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700600{
601 unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
602 char *names[] = { "ID", "VERSION", "SPIV" };
603 int timeout, status;
604
605 printk(KERN_INFO "Inquiring remote APIC #%d...\n", apicid);
606
607 for (i = 0; i < sizeof(regs) / sizeof(*regs); i++) {
608 printk("... APIC #%d %s: ", apicid, names[i]);
609
610 /*
611 * Wait for idle.
612 */
613 apic_wait_icr_idle();
614
Andi Kleenc1507eb2005-09-12 18:49:23 +0200615 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(apicid));
616 apic_write(APIC_ICR, APIC_DM_REMRD | regs[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617
618 timeout = 0;
619 do {
620 udelay(100);
621 status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
622 } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
623
624 switch (status) {
625 case APIC_ICR_RR_VALID:
626 status = apic_read(APIC_RRR);
627 printk("%08x\n", status);
628 break;
629 default:
630 printk("failed\n");
631 }
632 }
633}
634#endif
635
Andi Kleena8ab26f2005-04-16 15:25:19 -0700636/*
637 * Kick the secondary to wake up.
638 */
639static int __cpuinit wakeup_secondary_via_INIT(int phys_apicid, unsigned int start_rip)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640{
641 unsigned long send_status = 0, accept_status = 0;
642 int maxlvt, timeout, num_starts, j;
643
644 Dprintk("Asserting INIT.\n");
645
646 /*
647 * Turn INIT on target chip
648 */
Andi Kleenc1507eb2005-09-12 18:49:23 +0200649 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650
651 /*
652 * Send IPI
653 */
Andi Kleenc1507eb2005-09-12 18:49:23 +0200654 apic_write(APIC_ICR, APIC_INT_LEVELTRIG | APIC_INT_ASSERT
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655 | APIC_DM_INIT);
656
657 Dprintk("Waiting for send to finish...\n");
658 timeout = 0;
659 do {
660 Dprintk("+");
661 udelay(100);
662 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
663 } while (send_status && (timeout++ < 1000));
664
665 mdelay(10);
666
667 Dprintk("Deasserting INIT.\n");
668
669 /* Target chip */
Andi Kleenc1507eb2005-09-12 18:49:23 +0200670 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700671
672 /* Send IPI */
Andi Kleenc1507eb2005-09-12 18:49:23 +0200673 apic_write(APIC_ICR, APIC_INT_LEVELTRIG | APIC_DM_INIT);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674
675 Dprintk("Waiting for send to finish...\n");
676 timeout = 0;
677 do {
678 Dprintk("+");
679 udelay(100);
680 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
681 } while (send_status && (timeout++ < 1000));
682
Benjamin LaHaisef2ecfab2006-01-11 22:43:03 +0100683 mb();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684 atomic_set(&init_deasserted, 1);
685
Andi Kleen5a40b7c2005-09-12 18:49:24 +0200686 num_starts = 2;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700687
688 /*
689 * Run STARTUP IPI loop.
690 */
691 Dprintk("#startup loops: %d.\n", num_starts);
692
693 maxlvt = get_maxlvt();
694
695 for (j = 1; j <= num_starts; j++) {
696 Dprintk("Sending STARTUP #%d.\n",j);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697 apic_write(APIC_ESR, 0);
698 apic_read(APIC_ESR);
699 Dprintk("After apic_write.\n");
700
701 /*
702 * STARTUP IPI
703 */
704
705 /* Target chip */
Andi Kleenc1507eb2005-09-12 18:49:23 +0200706 apic_write(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707
708 /* Boot on the stack */
709 /* Kick the second */
Andi Kleenc1507eb2005-09-12 18:49:23 +0200710 apic_write(APIC_ICR, APIC_DM_STARTUP | (start_rip >> 12));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711
712 /*
713 * Give the other CPU some time to accept the IPI.
714 */
715 udelay(300);
716
717 Dprintk("Startup point 1.\n");
718
719 Dprintk("Waiting for send to finish...\n");
720 timeout = 0;
721 do {
722 Dprintk("+");
723 udelay(100);
724 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
725 } while (send_status && (timeout++ < 1000));
726
727 /*
728 * Give the other CPU some time to accept the IPI.
729 */
730 udelay(200);
731 /*
732 * Due to the Pentium erratum 3AP.
733 */
734 if (maxlvt > 3) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735 apic_write(APIC_ESR, 0);
736 }
737 accept_status = (apic_read(APIC_ESR) & 0xEF);
738 if (send_status || accept_status)
739 break;
740 }
741 Dprintk("After Startup.\n");
742
743 if (send_status)
744 printk(KERN_ERR "APIC never delivered???\n");
745 if (accept_status)
746 printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
747
748 return (send_status | accept_status);
749}
750
Ashok Raj76e4f662005-06-25 14:55:00 -0700751struct create_idle {
752 struct task_struct *idle;
753 struct completion done;
754 int cpu;
755};
756
757void do_fork_idle(void *_c_idle)
758{
759 struct create_idle *c_idle = _c_idle;
760
761 c_idle->idle = fork_idle(c_idle->cpu);
762 complete(&c_idle->done);
763}
764
Andi Kleena8ab26f2005-04-16 15:25:19 -0700765/*
766 * Boot one CPU.
767 */
768static int __cpuinit do_boot_cpu(int cpu, int apicid)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770 unsigned long boot_error;
Andi Kleena8ab26f2005-04-16 15:25:19 -0700771 int timeout;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772 unsigned long start_rip;
Ashok Raj76e4f662005-06-25 14:55:00 -0700773 struct create_idle c_idle = {
774 .cpu = cpu,
775 .done = COMPLETION_INITIALIZER(c_idle.done),
776 };
777 DECLARE_WORK(work, do_fork_idle, &c_idle);
778
Ravikiran G Thirumalaic11efdf2006-01-11 22:43:57 +0100779 /* allocate memory for gdts of secondary cpus. Hotplug is considered */
780 if (!cpu_gdt_descr[cpu].address &&
781 !(cpu_gdt_descr[cpu].address = get_zeroed_page(GFP_KERNEL))) {
782 printk(KERN_ERR "Failed to allocate GDT for CPU %d\n", cpu);
783 return -1;
784 }
785
Ravikiran G Thirumalai365ba912006-01-11 22:45:42 +0100786 /* Allocate node local memory for AP pdas */
787 if (cpu_pda(cpu) == &boot_cpu_pda[cpu]) {
788 struct x8664_pda *newpda, *pda;
789 int node = cpu_to_node(cpu);
790 pda = cpu_pda(cpu);
791 newpda = kmalloc_node(sizeof (struct x8664_pda), GFP_ATOMIC,
792 node);
793 if (newpda) {
794 memcpy(newpda, pda, sizeof (struct x8664_pda));
795 cpu_pda(cpu) = newpda;
796 } else
797 printk(KERN_ERR
798 "Could not allocate node local PDA for CPU %d on node %d\n",
799 cpu, node);
800 }
801
802
Gerd Hoffmannd167a512006-06-26 13:56:16 +0200803 alternatives_smp_switch(1);
804
Ashok Raj76e4f662005-06-25 14:55:00 -0700805 c_idle.idle = get_idle_for_cpu(cpu);
806
807 if (c_idle.idle) {
808 c_idle.idle->thread.rsp = (unsigned long) (((struct pt_regs *)
Al Viro57eafdc2006-01-12 01:05:39 -0800809 (THREAD_SIZE + task_stack_page(c_idle.idle))) - 1);
Ashok Raj76e4f662005-06-25 14:55:00 -0700810 init_idle(c_idle.idle, cpu);
811 goto do_rest;
Andi Kleena8ab26f2005-04-16 15:25:19 -0700812 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813
Ashok Raj76e4f662005-06-25 14:55:00 -0700814 /*
815 * During cold boot process, keventd thread is not spun up yet.
816 * When we do cpu hot-add, we create idle threads on the fly, we should
817 * not acquire any attributes from the calling context. Hence the clean
818 * way to create kernel_threads() is to do that from keventd().
819 * We do the current_is_keventd() due to the fact that ACPI notifier
820 * was also queuing to keventd() and when the caller is already running
821 * in context of keventd(), we would end up with locking up the keventd
822 * thread.
823 */
824 if (!keventd_up() || current_is_keventd())
825 work.func(work.data);
826 else {
827 schedule_work(&work);
828 wait_for_completion(&c_idle.done);
829 }
830
831 if (IS_ERR(c_idle.idle)) {
832 printk("failed fork for CPU %d\n", cpu);
833 return PTR_ERR(c_idle.idle);
834 }
835
836 set_idle_for_cpu(cpu, c_idle.idle);
837
838do_rest:
839
Ravikiran G Thirumalaidf79efd2006-01-11 22:45:39 +0100840 cpu_pda(cpu)->pcurrent = c_idle.idle;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841
842 start_rip = setup_trampoline();
843
Ashok Raj76e4f662005-06-25 14:55:00 -0700844 init_rsp = c_idle.idle->thread.rsp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700845 per_cpu(init_tss,cpu).rsp0 = init_rsp;
846 initial_code = start_secondary;
Al Viroe4f17c42006-01-12 01:05:38 -0800847 clear_tsk_thread_flag(c_idle.idle, TIF_FORK);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848
Andi Kleende04f322005-07-28 21:15:29 -0700849 printk(KERN_INFO "Booting processor %d/%d APIC 0x%x\n", cpu,
850 cpus_weight(cpu_present_map),
851 apicid);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852
853 /*
854 * This grunge runs the startup process for
855 * the targeted processor.
856 */
857
858 atomic_set(&init_deasserted, 0);
859
860 Dprintk("Setting warm reset code and vector.\n");
861
862 CMOS_WRITE(0xa, 0xf);
863 local_flush_tlb();
864 Dprintk("1.\n");
865 *((volatile unsigned short *) phys_to_virt(0x469)) = start_rip >> 4;
866 Dprintk("2.\n");
867 *((volatile unsigned short *) phys_to_virt(0x467)) = start_rip & 0xf;
868 Dprintk("3.\n");
869
870 /*
871 * Be paranoid about clearing APIC errors.
872 */
Andi Kleen11a8e772006-01-11 22:46:51 +0100873 apic_write(APIC_ESR, 0);
874 apic_read(APIC_ESR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700875
876 /*
877 * Status is now clean
878 */
879 boot_error = 0;
880
881 /*
882 * Starting actual IPI sequence...
883 */
Andi Kleena8ab26f2005-04-16 15:25:19 -0700884 boot_error = wakeup_secondary_via_INIT(apicid, start_rip);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700885
886 if (!boot_error) {
887 /*
888 * allow APs to start initializing.
889 */
890 Dprintk("Before Callout %d.\n", cpu);
891 cpu_set(cpu, cpu_callout_map);
892 Dprintk("After Callout %d.\n", cpu);
893
894 /*
895 * Wait 5s total for a response
896 */
897 for (timeout = 0; timeout < 50000; timeout++) {
898 if (cpu_isset(cpu, cpu_callin_map))
899 break; /* It has booted */
900 udelay(100);
901 }
902
903 if (cpu_isset(cpu, cpu_callin_map)) {
904 /* number CPUs logically, starting from 1 (BSP is 0) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700905 Dprintk("CPU has booted.\n");
906 } else {
907 boot_error = 1;
908 if (*((volatile unsigned char *)phys_to_virt(SMP_TRAMPOLINE_BASE))
909 == 0xA5)
910 /* trampoline started but...? */
911 printk("Stuck ??\n");
912 else
913 /* trampoline code not run */
914 printk("Not responding.\n");
Olaf Hering44456d32005-07-27 11:45:17 -0700915#ifdef APIC_DEBUG
Linus Torvalds1da177e2005-04-16 15:20:36 -0700916 inquire_remote_apic(apicid);
917#endif
918 }
919 }
920 if (boot_error) {
921 cpu_clear(cpu, cpu_callout_map); /* was set here (do_boot_cpu()) */
922 clear_bit(cpu, &cpu_initialized); /* was set by cpu_init() */
Ravikiran G Thirumalai488fc082006-02-07 12:58:23 -0800923 clear_node_cpumask(cpu); /* was set by numa_add_cpu */
Andi Kleena8ab26f2005-04-16 15:25:19 -0700924 cpu_clear(cpu, cpu_present_map);
925 cpu_clear(cpu, cpu_possible_map);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700926 x86_cpu_to_apicid[cpu] = BAD_APICID;
927 x86_cpu_to_log_apicid[cpu] = BAD_APICID;
Andi Kleena8ab26f2005-04-16 15:25:19 -0700928 return -EIO;
929 }
930
931 return 0;
932}
933
934cycles_t cacheflush_time;
935unsigned long cache_decay_ticks;
936
937/*
Andi Kleena8ab26f2005-04-16 15:25:19 -0700938 * Cleanup possible dangling ends...
939 */
940static __cpuinit void smp_cleanup_boot(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700941{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700942 /*
Andi Kleena8ab26f2005-04-16 15:25:19 -0700943 * Paranoid: Set warm reset code and vector here back
944 * to default values.
945 */
946 CMOS_WRITE(0, 0xf);
947
948 /*
949 * Reset trampoline flag
950 */
951 *((volatile int *) phys_to_virt(0x467)) = 0;
Andi Kleena8ab26f2005-04-16 15:25:19 -0700952}
953
954/*
955 * Fall back to non SMP mode after errors.
956 *
957 * RED-PEN audit/test this more. I bet there is more state messed up here.
958 */
Ashok Raje6982c62005-06-25 14:54:58 -0700959static __init void disable_smp(void)
Andi Kleena8ab26f2005-04-16 15:25:19 -0700960{
961 cpu_present_map = cpumask_of_cpu(0);
962 cpu_possible_map = cpumask_of_cpu(0);
963 if (smp_found_config)
964 phys_cpu_present_map = physid_mask_of_physid(boot_cpu_id);
965 else
966 phys_cpu_present_map = physid_mask_of_physid(0);
967 cpu_set(0, cpu_sibling_map[0]);
968 cpu_set(0, cpu_core_map[0]);
969}
970
Andi Kleen61b1b2d2005-07-28 21:15:27 -0700971#ifdef CONFIG_HOTPLUG_CPU
Andi Kleen420f8f62005-11-05 17:25:54 +0100972
973int additional_cpus __initdata = -1;
974
Andi Kleen61b1b2d2005-07-28 21:15:27 -0700975/*
976 * cpu_possible_map should be static, it cannot change as cpu's
977 * are onlined, or offlined. The reason is per-cpu data-structures
978 * are allocated by some modules at init time, and dont expect to
979 * do this dynamically on cpu arrival/departure.
980 * cpu_present_map on the other hand can change dynamically.
981 * In case when cpu_hotplug is not compiled, then we resort to current
982 * behaviour, which is cpu_possible == cpu_present.
Andi Kleen61b1b2d2005-07-28 21:15:27 -0700983 * - Ashok Raj
Andi Kleen420f8f62005-11-05 17:25:54 +0100984 *
985 * Three ways to find out the number of additional hotplug CPUs:
986 * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
Andi Kleen420f8f62005-11-05 17:25:54 +0100987 * - The user can overwrite it with additional_cpus=NUM
Andi Kleenf62a91f2006-01-11 22:42:35 +0100988 * - Otherwise don't reserve additional CPUs.
Andi Kleen420f8f62005-11-05 17:25:54 +0100989 * We do this because additional CPUs waste a lot of memory.
990 * -AK
Andi Kleen61b1b2d2005-07-28 21:15:27 -0700991 */
Andi Kleen421c7ce2005-10-10 22:32:45 +0200992__init void prefill_possible_map(void)
Andi Kleen61b1b2d2005-07-28 21:15:27 -0700993{
994 int i;
Andi Kleen420f8f62005-11-05 17:25:54 +0100995 int possible;
996
997 if (additional_cpus == -1) {
Andi Kleenf62a91f2006-01-11 22:42:35 +0100998 if (disabled_cpus > 0)
Andi Kleen420f8f62005-11-05 17:25:54 +0100999 additional_cpus = disabled_cpus;
Andi Kleenf62a91f2006-01-11 22:42:35 +01001000 else
1001 additional_cpus = 0;
Andi Kleen420f8f62005-11-05 17:25:54 +01001002 }
1003 possible = num_processors + additional_cpus;
1004 if (possible > NR_CPUS)
1005 possible = NR_CPUS;
1006
1007 printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
1008 possible,
1009 max_t(int, possible - num_processors, 0));
1010
1011 for (i = 0; i < possible; i++)
Andi Kleen61b1b2d2005-07-28 21:15:27 -07001012 cpu_set(i, cpu_possible_map);
1013}
1014#endif
1015
Linus Torvalds1da177e2005-04-16 15:20:36 -07001016/*
Andi Kleena8ab26f2005-04-16 15:25:19 -07001017 * Various sanity checks.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001018 */
Ashok Raje6982c62005-06-25 14:54:58 -07001019static int __init smp_sanity_check(unsigned max_cpus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001020{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001021 if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
1022 printk("weird, boot CPU (#%d) not listed by the BIOS.\n",
1023 hard_smp_processor_id());
1024 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
1025 }
1026
1027 /*
1028 * If we couldn't find an SMP configuration at boot time,
1029 * get out of here now!
1030 */
1031 if (!smp_found_config) {
1032 printk(KERN_NOTICE "SMP motherboard not detected.\n");
Andi Kleena8ab26f2005-04-16 15:25:19 -07001033 disable_smp();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001034 if (APIC_init_uniprocessor())
1035 printk(KERN_NOTICE "Local APIC not detected."
1036 " Using dummy APIC emulation.\n");
Andi Kleena8ab26f2005-04-16 15:25:19 -07001037 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001038 }
1039
1040 /*
1041 * Should not be necessary because the MP table should list the boot
1042 * CPU too, but we do it for the sake of robustness anyway.
1043 */
1044 if (!physid_isset(boot_cpu_id, phys_cpu_present_map)) {
1045 printk(KERN_NOTICE "weird, boot CPU (#%d) not listed by the BIOS.\n",
1046 boot_cpu_id);
1047 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
1048 }
1049
1050 /*
1051 * If we couldn't find a local APIC, then get out of here now!
1052 */
Andi Kleen11a8e772006-01-11 22:46:51 +01001053 if (!cpu_has_apic) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001054 printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
1055 boot_cpu_id);
1056 printk(KERN_ERR "... forcing use of dummy APIC emulation. (tell your hw vendor)\n");
Andi Kleena8ab26f2005-04-16 15:25:19 -07001057 nr_ioapics = 0;
1058 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001059 }
1060
Linus Torvalds1da177e2005-04-16 15:20:36 -07001061 /*
1062 * If SMP should be disabled, then really disable it!
1063 */
1064 if (!max_cpus) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001065 printk(KERN_INFO "SMP mode deactivated, forcing use of dummy APIC emulation.\n");
Andi Kleena8ab26f2005-04-16 15:25:19 -07001066 nr_ioapics = 0;
1067 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001068 }
1069
Andi Kleena8ab26f2005-04-16 15:25:19 -07001070 return 0;
1071}
1072
1073/*
1074 * Prepare for SMP bootup. The MP table or ACPI has been read
1075 * earlier. Just do some sanity checking here and enable APIC mode.
1076 */
Ashok Raje6982c62005-06-25 14:54:58 -07001077void __init smp_prepare_cpus(unsigned int max_cpus)
Andi Kleena8ab26f2005-04-16 15:25:19 -07001078{
Andi Kleena8ab26f2005-04-16 15:25:19 -07001079 nmi_watchdog_default();
1080 current_cpu_data = boot_cpu_data;
1081 current_thread_info()->cpu = 0; /* needed? */
Siddha, Suresh B94605ef2005-11-05 17:25:54 +01001082 set_cpu_sibling_map(0);
Andi Kleena8ab26f2005-04-16 15:25:19 -07001083
Andi Kleena8ab26f2005-04-16 15:25:19 -07001084 if (smp_sanity_check(max_cpus) < 0) {
1085 printk(KERN_INFO "SMP disabled\n");
1086 disable_smp();
1087 return;
1088 }
1089
1090
1091 /*
1092 * Switch from PIC to APIC mode.
1093 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001094 connect_bsp_APIC();
1095 setup_local_APIC();
1096
Andi Kleena8ab26f2005-04-16 15:25:19 -07001097 if (GET_APIC_ID(apic_read(APIC_ID)) != boot_cpu_id) {
1098 panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
1099 GET_APIC_ID(apic_read(APIC_ID)), boot_cpu_id);
1100 /* Or can we switch back to PIC here? */
1101 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001102
1103 /*
Andi Kleena8ab26f2005-04-16 15:25:19 -07001104 * Now start the IO-APICs
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105 */
1106 if (!skip_ioapic_setup && nr_ioapics)
1107 setup_IO_APIC();
1108 else
1109 nr_ioapics = 0;
1110
Linus Torvalds1da177e2005-04-16 15:20:36 -07001111 /*
Andi Kleena8ab26f2005-04-16 15:25:19 -07001112 * Set up local APIC timer on boot CPU.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001114
Andi Kleena8ab26f2005-04-16 15:25:19 -07001115 setup_boot_APIC_clock();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001116}
1117
Andi Kleena8ab26f2005-04-16 15:25:19 -07001118/*
1119 * Early setup to make printk work.
1120 */
1121void __init smp_prepare_boot_cpu(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001122{
Andi Kleena8ab26f2005-04-16 15:25:19 -07001123 int me = smp_processor_id();
1124 cpu_set(me, cpu_online_map);
1125 cpu_set(me, cpu_callout_map);
Ashok Raj884d9e402005-06-25 14:55:02 -07001126 per_cpu(cpu_state, me) = CPU_ONLINE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001127}
1128
Andi Kleena8ab26f2005-04-16 15:25:19 -07001129/*
1130 * Entry point to boot a CPU.
Andi Kleena8ab26f2005-04-16 15:25:19 -07001131 */
1132int __cpuinit __cpu_up(unsigned int cpu)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001133{
Andi Kleena8ab26f2005-04-16 15:25:19 -07001134 int err;
1135 int apicid = cpu_present_to_apicid(cpu);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001136
Andi Kleena8ab26f2005-04-16 15:25:19 -07001137 WARN_ON(irqs_disabled());
1138
1139 Dprintk("++++++++++++++++++++=_---CPU UP %u\n", cpu);
1140
1141 if (apicid == BAD_APICID || apicid == boot_cpu_id ||
1142 !physid_isset(apicid, phys_cpu_present_map)) {
1143 printk("__cpu_up: bad cpu %d\n", cpu);
1144 return -EINVAL;
1145 }
Andi Kleena8ab26f2005-04-16 15:25:19 -07001146
Ashok Raj76e4f662005-06-25 14:55:00 -07001147 /*
1148 * Already booted CPU?
1149 */
1150 if (cpu_isset(cpu, cpu_callin_map)) {
1151 Dprintk("do_boot_cpu %d Already started\n", cpu);
1152 return -ENOSYS;
1153 }
1154
Ashok Raj884d9e402005-06-25 14:55:02 -07001155 per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
Andi Kleena8ab26f2005-04-16 15:25:19 -07001156 /* Boot it! */
1157 err = do_boot_cpu(cpu, apicid);
1158 if (err < 0) {
Andi Kleena8ab26f2005-04-16 15:25:19 -07001159 Dprintk("do_boot_cpu failed %d\n", err);
1160 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001161 }
1162
Linus Torvalds1da177e2005-04-16 15:20:36 -07001163 /* Unleash the CPU! */
1164 Dprintk("waiting for cpu %d\n", cpu);
1165
Linus Torvalds1da177e2005-04-16 15:20:36 -07001166 while (!cpu_isset(cpu, cpu_online_map))
Andi Kleena8ab26f2005-04-16 15:25:19 -07001167 cpu_relax();
Ashok Raj76e4f662005-06-25 14:55:00 -07001168 err = 0;
1169
1170 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001171}
1172
Andi Kleena8ab26f2005-04-16 15:25:19 -07001173/*
1174 * Finish the SMP boot.
1175 */
Ashok Raje6982c62005-06-25 14:54:58 -07001176void __init smp_cpus_done(unsigned int max_cpus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001177{
Andi Kleena8ab26f2005-04-16 15:25:19 -07001178 smp_cleanup_boot();
1179
Linus Torvalds1da177e2005-04-16 15:20:36 -07001180#ifdef CONFIG_X86_IO_APIC
1181 setup_ioapic_dest();
1182#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07001183
Andi Kleen75152112005-05-16 21:53:34 -07001184 check_nmi_watchdog();
Andi Kleena8ab26f2005-04-16 15:25:19 -07001185}
Ashok Raj76e4f662005-06-25 14:55:00 -07001186
1187#ifdef CONFIG_HOTPLUG_CPU
1188
Ashok Rajcb0cd8d2005-06-25 14:55:01 -07001189static void remove_siblinginfo(int cpu)
Ashok Raj76e4f662005-06-25 14:55:00 -07001190{
1191 int sibling;
Siddha, Suresh B94605ef2005-11-05 17:25:54 +01001192 struct cpuinfo_x86 *c = cpu_data;
Ashok Raj76e4f662005-06-25 14:55:00 -07001193
Siddha, Suresh B94605ef2005-11-05 17:25:54 +01001194 for_each_cpu_mask(sibling, cpu_core_map[cpu]) {
1195 cpu_clear(cpu, cpu_core_map[sibling]);
1196 /*
1197 * last thread sibling in this cpu core going down
1198 */
1199 if (cpus_weight(cpu_sibling_map[cpu]) == 1)
1200 c[sibling].booted_cores--;
1201 }
1202
Ashok Raj76e4f662005-06-25 14:55:00 -07001203 for_each_cpu_mask(sibling, cpu_sibling_map[cpu])
1204 cpu_clear(cpu, cpu_sibling_map[sibling]);
Ashok Raj76e4f662005-06-25 14:55:00 -07001205 cpus_clear(cpu_sibling_map[cpu]);
1206 cpus_clear(cpu_core_map[cpu]);
Rohit Sethf3fa8eb2006-06-26 13:58:17 +02001207 c[cpu].phys_proc_id = 0;
1208 c[cpu].cpu_core_id = 0;
Siddha, Suresh B94605ef2005-11-05 17:25:54 +01001209 cpu_clear(cpu, cpu_sibling_setup_map);
Ashok Raj76e4f662005-06-25 14:55:00 -07001210}
1211
1212void remove_cpu_from_maps(void)
1213{
1214 int cpu = smp_processor_id();
1215
1216 cpu_clear(cpu, cpu_callout_map);
1217 cpu_clear(cpu, cpu_callin_map);
1218 clear_bit(cpu, &cpu_initialized); /* was set by cpu_init() */
Ravikiran G Thirumalai488fc082006-02-07 12:58:23 -08001219 clear_node_cpumask(cpu);
Ashok Raj76e4f662005-06-25 14:55:00 -07001220}
1221
1222int __cpu_disable(void)
1223{
1224 int cpu = smp_processor_id();
1225
1226 /*
1227 * Perhaps use cpufreq to drop frequency, but that could go
1228 * into generic code.
1229 *
1230 * We won't take down the boot processor on i386 due to some
1231 * interrupts only being able to be serviced by the BSP.
1232 * Especially so if we're not using an IOAPIC -zwane
1233 */
1234 if (cpu == 0)
1235 return -EBUSY;
1236
Shaohua Li5e9ef022005-12-12 22:17:08 -08001237 clear_local_APIC();
Ashok Raj76e4f662005-06-25 14:55:00 -07001238
1239 /*
1240 * HACK:
1241 * Allow any queued timer interrupts to get serviced
1242 * This is only a temporary solution until we cleanup
1243 * fixup_irqs as we do for IA64.
1244 */
1245 local_irq_enable();
1246 mdelay(1);
1247
1248 local_irq_disable();
1249 remove_siblinginfo(cpu);
1250
1251 /* It's now safe to remove this processor from the online map */
1252 cpu_clear(cpu, cpu_online_map);
1253 remove_cpu_from_maps();
1254 fixup_irqs(cpu_online_map);
1255 return 0;
1256}
1257
1258void __cpu_die(unsigned int cpu)
1259{
1260 /* We don't do anything here: idle task is faking death itself. */
1261 unsigned int i;
1262
1263 for (i = 0; i < 10; i++) {
1264 /* They ack this in play_dead by setting CPU_DEAD */
Ashok Raj884d9e402005-06-25 14:55:02 -07001265 if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
1266 printk ("CPU %d is now offline\n", cpu);
Gerd Hoffmannd167a512006-06-26 13:56:16 +02001267 if (1 == num_online_cpus())
1268 alternatives_smp_switch(0);
Ashok Raj76e4f662005-06-25 14:55:00 -07001269 return;
Ashok Raj884d9e402005-06-25 14:55:02 -07001270 }
Nishanth Aravamudanef6e5252005-07-28 21:15:53 -07001271 msleep(100);
Ashok Raj76e4f662005-06-25 14:55:00 -07001272 }
1273 printk(KERN_ERR "CPU %u didn't die...\n", cpu);
1274}
1275
Andi Kleene2c03882006-02-26 04:18:46 +01001276__init int setup_additional_cpus(char *s)
Andi Kleen420f8f62005-11-05 17:25:54 +01001277{
1278 return get_option(&s, &additional_cpus);
1279}
1280__setup("additional_cpus=", setup_additional_cpus);
1281
Ashok Raj76e4f662005-06-25 14:55:00 -07001282#else /* ... !CONFIG_HOTPLUG_CPU */
1283
1284int __cpu_disable(void)
1285{
1286 return -ENOSYS;
1287}
1288
1289void __cpu_die(unsigned int cpu)
1290{
1291 /* We said "no" in __cpu_disable */
1292 BUG();
1293}
1294#endif /* CONFIG_HOTPLUG_CPU */