blob: 4f15fad4faee8d27b916288811a47996ddbd9b08 [file] [log] [blame]
bellarddc990652003-03-19 00:00:28 +00001/* Interface between the opcode library and its callers.
2 Written by Cygnus Support, 1993.
3
4 The opcode library (libopcodes.a) provides instruction decoders for
5 a large variety of instruction sets, callable with an identical
6 interface, for making instruction-processing programs more independent
7 of the instruction set being processed. */
8
9#ifndef DIS_ASM_H
10#define DIS_ASM_H
11
Stefan Weil6e2d8642010-11-15 19:39:43 +010012#include "qemu-common.h"
bellard43d41452003-04-07 21:31:44 +000013
bellard43d41452003-04-07 21:31:44 +000014typedef void *PTR;
15typedef uint64_t bfd_vma;
bellardbc51c5c2004-03-17 23:46:04 +000016typedef int64_t bfd_signed_vma;
bellard43d41452003-04-07 21:31:44 +000017typedef uint8_t bfd_byte;
bellardbc51c5c2004-03-17 23:46:04 +000018#define sprintf_vma(s,x) sprintf (s, "%0" PRIx64, x)
blueswir1363a37d2008-08-21 17:58:08 +000019#define snprintf_vma(s,ss,x) snprintf (s, ss, "%0" PRIx64, x)
bellard43d41452003-04-07 21:31:44 +000020
bellardc27004e2005-01-03 23:35:10 +000021#define BFD64
22
bellard43d41452003-04-07 21:31:44 +000023enum bfd_flavour {
24 bfd_target_unknown_flavour,
25 bfd_target_aout_flavour,
26 bfd_target_coff_flavour,
27 bfd_target_ecoff_flavour,
28 bfd_target_elf_flavour,
29 bfd_target_ieee_flavour,
30 bfd_target_nlm_flavour,
31 bfd_target_oasys_flavour,
32 bfd_target_tekhex_flavour,
33 bfd_target_srec_flavour,
34 bfd_target_ihex_flavour,
35 bfd_target_som_flavour,
36 bfd_target_os9k_flavour,
37 bfd_target_versados_flavour,
38 bfd_target_msdos_flavour,
39 bfd_target_evax_flavour
40};
41
42enum bfd_endian { BFD_ENDIAN_BIG, BFD_ENDIAN_LITTLE, BFD_ENDIAN_UNKNOWN };
43
ths5fafdf22007-09-16 21:08:06 +000044enum bfd_architecture
bellard43d41452003-04-07 21:31:44 +000045{
46 bfd_arch_unknown, /* File arch not known */
47 bfd_arch_obscure, /* Arch known, not one of these */
48 bfd_arch_m68k, /* Motorola 68xxx */
49#define bfd_mach_m68000 1
50#define bfd_mach_m68008 2
51#define bfd_mach_m68010 3
52#define bfd_mach_m68020 4
53#define bfd_mach_m68030 5
54#define bfd_mach_m68040 6
55#define bfd_mach_m68060 7
bellard48024e42005-11-06 16:52:11 +000056#define bfd_mach_cpu32 8
57#define bfd_mach_mcf5200 9
58#define bfd_mach_mcf5206e 10
59#define bfd_mach_mcf5307 11
60#define bfd_mach_mcf5407 12
61#define bfd_mach_mcf528x 13
62#define bfd_mach_mcfv4e 14
63#define bfd_mach_mcf521x 15
64#define bfd_mach_mcf5249 16
65#define bfd_mach_mcf547x 17
66#define bfd_mach_mcf548x 18
ths3b46e622007-09-17 08:09:54 +000067 bfd_arch_vax, /* DEC Vax */
bellard43d41452003-04-07 21:31:44 +000068 bfd_arch_i960, /* Intel 960 */
69 /* The order of the following is important.
ths5fafdf22007-09-16 21:08:06 +000070 lower number indicates a machine type that
bellard43d41452003-04-07 21:31:44 +000071 only accepts a subset of the instructions
72 available to machines with higher numbers.
73 The exception is the "ca", which is
ths5fafdf22007-09-16 21:08:06 +000074 incompatible with all other machines except
bellard43d41452003-04-07 21:31:44 +000075 "core". */
76
77#define bfd_mach_i960_core 1
78#define bfd_mach_i960_ka_sa 2
79#define bfd_mach_i960_kb_sb 3
80#define bfd_mach_i960_mc 4
81#define bfd_mach_i960_xa 5
82#define bfd_mach_i960_ca 6
83#define bfd_mach_i960_jx 7
84#define bfd_mach_i960_hx 8
85
86 bfd_arch_a29k, /* AMD 29000 */
87 bfd_arch_sparc, /* SPARC */
88#define bfd_mach_sparc 1
bellardaa0aa4f2003-06-09 15:23:31 +000089/* The difference between v8plus and v9 is that v9 is a true 64 bit env. */
bellard43d41452003-04-07 21:31:44 +000090#define bfd_mach_sparc_sparclet 2
91#define bfd_mach_sparc_sparclite 3
92#define bfd_mach_sparc_v8plus 4
bellardaa0aa4f2003-06-09 15:23:31 +000093#define bfd_mach_sparc_v8plusa 5 /* with ultrasparc add'ns. */
94#define bfd_mach_sparc_sparclite_le 6
95#define bfd_mach_sparc_v9 7
96#define bfd_mach_sparc_v9a 8 /* with ultrasparc add'ns. */
97#define bfd_mach_sparc_v8plusb 9 /* with cheetah add'ns. */
98#define bfd_mach_sparc_v9b 10 /* with cheetah add'ns. */
99/* Nonzero if MACH has the v9 instruction set. */
bellard43d41452003-04-07 21:31:44 +0000100#define bfd_mach_sparc_v9_p(mach) \
bellardaa0aa4f2003-06-09 15:23:31 +0000101 ((mach) >= bfd_mach_sparc_v8plus && (mach) <= bfd_mach_sparc_v9b \
102 && (mach) != bfd_mach_sparc_sparclite_le)
bellard43d41452003-04-07 21:31:44 +0000103 bfd_arch_mips, /* MIPS Rxxxx */
104#define bfd_mach_mips3000 3000
105#define bfd_mach_mips3900 3900
106#define bfd_mach_mips4000 4000
107#define bfd_mach_mips4010 4010
108#define bfd_mach_mips4100 4100
109#define bfd_mach_mips4300 4300
110#define bfd_mach_mips4400 4400
111#define bfd_mach_mips4600 4600
112#define bfd_mach_mips4650 4650
113#define bfd_mach_mips5000 5000
114#define bfd_mach_mips6000 6000
115#define bfd_mach_mips8000 8000
116#define bfd_mach_mips10000 10000
117#define bfd_mach_mips16 16
118 bfd_arch_i386, /* Intel 386 */
119#define bfd_mach_i386_i386 0
120#define bfd_mach_i386_i8086 1
bellardbc51c5c2004-03-17 23:46:04 +0000121#define bfd_mach_i386_i386_intel_syntax 2
122#define bfd_mach_x86_64 3
123#define bfd_mach_x86_64_intel_syntax 4
bellard43d41452003-04-07 21:31:44 +0000124 bfd_arch_we32k, /* AT&T WE32xxx */
125 bfd_arch_tahoe, /* CCI/Harris Tahoe */
126 bfd_arch_i860, /* Intel 860 */
127 bfd_arch_romp, /* IBM ROMP PC/RT */
128 bfd_arch_alliant, /* Alliant */
129 bfd_arch_convex, /* Convex */
130 bfd_arch_m88k, /* Motorola 88xxx */
131 bfd_arch_pyramid, /* Pyramid Technology */
132 bfd_arch_h8300, /* Hitachi H8/300 */
133#define bfd_mach_h8300 1
134#define bfd_mach_h8300h 2
135#define bfd_mach_h8300s 3
136 bfd_arch_powerpc, /* PowerPC */
bellarda2458622005-07-23 22:39:53 +0000137#define bfd_mach_ppc 0
138#define bfd_mach_ppc64 1
139#define bfd_mach_ppc_403 403
140#define bfd_mach_ppc_403gc 4030
blueswir1eca8f882009-02-09 19:58:22 +0000141#define bfd_mach_ppc_e500 500
bellarda2458622005-07-23 22:39:53 +0000142#define bfd_mach_ppc_505 505
143#define bfd_mach_ppc_601 601
144#define bfd_mach_ppc_602 602
145#define bfd_mach_ppc_603 603
146#define bfd_mach_ppc_ec603e 6031
147#define bfd_mach_ppc_604 604
148#define bfd_mach_ppc_620 620
149#define bfd_mach_ppc_630 630
150#define bfd_mach_ppc_750 750
151#define bfd_mach_ppc_860 860
152#define bfd_mach_ppc_a35 35
153#define bfd_mach_ppc_rs64ii 642
154#define bfd_mach_ppc_rs64iii 643
155#define bfd_mach_ppc_7400 7400
bellard43d41452003-04-07 21:31:44 +0000156 bfd_arch_rs6000, /* IBM RS/6000 */
157 bfd_arch_hppa, /* HP PA RISC */
aurel32f54b3f92008-04-12 20:14:54 +0000158#define bfd_mach_hppa10 10
159#define bfd_mach_hppa11 11
160#define bfd_mach_hppa20 20
161#define bfd_mach_hppa20w 25
bellard43d41452003-04-07 21:31:44 +0000162 bfd_arch_d10v, /* Mitsubishi D10V */
163 bfd_arch_z8k, /* Zilog Z8000 */
164#define bfd_mach_z8001 1
165#define bfd_mach_z8002 2
166 bfd_arch_h8500, /* Hitachi H8/500 */
167 bfd_arch_sh, /* Hitachi SH */
bellardfdf9b3e2006-04-27 21:07:38 +0000168#define bfd_mach_sh 1
169#define bfd_mach_sh2 0x20
170#define bfd_mach_sh_dsp 0x2d
171#define bfd_mach_sh2a 0x2a
172#define bfd_mach_sh2a_nofpu 0x2b
173#define bfd_mach_sh2e 0x2e
bellard43d41452003-04-07 21:31:44 +0000174#define bfd_mach_sh3 0x30
bellardfdf9b3e2006-04-27 21:07:38 +0000175#define bfd_mach_sh3_nommu 0x31
176#define bfd_mach_sh3_dsp 0x3d
bellard43d41452003-04-07 21:31:44 +0000177#define bfd_mach_sh3e 0x3e
178#define bfd_mach_sh4 0x40
bellardfdf9b3e2006-04-27 21:07:38 +0000179#define bfd_mach_sh4_nofpu 0x41
180#define bfd_mach_sh4_nommu_nofpu 0x42
181#define bfd_mach_sh4a 0x4a
182#define bfd_mach_sh4a_nofpu 0x4b
183#define bfd_mach_sh4al_dsp 0x4d
184#define bfd_mach_sh5 0x50
bellard43d41452003-04-07 21:31:44 +0000185 bfd_arch_alpha, /* Dec Alpha */
j_mayereddf68a2007-04-05 07:22:49 +0000186#define bfd_mach_alpha 1
Richard Hendersonb9bec752011-04-10 10:31:20 -0700187#define bfd_mach_alpha_ev4 0x10
188#define bfd_mach_alpha_ev5 0x20
189#define bfd_mach_alpha_ev6 0x30
bellard43d41452003-04-07 21:31:44 +0000190 bfd_arch_arm, /* Advanced Risc Machines ARM */
pbrook4b0f1a82007-11-10 17:38:00 +0000191#define bfd_mach_arm_unknown 0
192#define bfd_mach_arm_2 1
193#define bfd_mach_arm_2a 2
194#define bfd_mach_arm_3 3
195#define bfd_mach_arm_3M 4
196#define bfd_mach_arm_4 5
197#define bfd_mach_arm_4T 6
198#define bfd_mach_arm_5 7
199#define bfd_mach_arm_5T 8
200#define bfd_mach_arm_5TE 9
201#define bfd_mach_arm_XScale 10
202#define bfd_mach_arm_ep9312 11
203#define bfd_mach_arm_iWMMXt 12
204#define bfd_mach_arm_iWMMXt2 13
bellard43d41452003-04-07 21:31:44 +0000205 bfd_arch_ns32k, /* National Semiconductors ns32000 */
206 bfd_arch_w65, /* WDC 65816 */
207 bfd_arch_tic30, /* Texas Instruments TMS320C30 */
208 bfd_arch_v850, /* NEC V850 */
209#define bfd_mach_v850 0
210 bfd_arch_arc, /* Argonaut RISC Core */
211#define bfd_mach_arc_base 0
212 bfd_arch_m32r, /* Mitsubishi M32R/D */
213#define bfd_mach_m32r 0 /* backwards compatibility */
214 bfd_arch_mn10200, /* Matsushita MN10200 */
215 bfd_arch_mn10300, /* Matsushita MN10300 */
thsa25fd132007-10-08 12:46:58 +0000216 bfd_arch_cris, /* Axis CRIS */
217#define bfd_mach_cris_v0_v10 255
218#define bfd_mach_cris_v32 32
219#define bfd_mach_cris_v10_v32 1032
Edgar E. Iglesiase90e3902009-05-20 20:07:38 +0200220 bfd_arch_microblaze, /* Xilinx MicroBlaze. */
Aurelien Jarno903ec552010-03-29 02:12:51 +0200221 bfd_arch_ia64, /* HP/Intel ia64 */
222#define bfd_mach_ia64_elf64 64
223#define bfd_mach_ia64_elf32 32
bellard43d41452003-04-07 21:31:44 +0000224 bfd_arch_last
225 };
ths8f860bb2007-07-31 23:44:21 +0000226#define bfd_mach_s390_31 31
227#define bfd_mach_s390_64 64
bellard43d41452003-04-07 21:31:44 +0000228
229typedef struct symbol_cache_entry
230{
231 const char *name;
232 union
233 {
234 PTR p;
235 bfd_vma i;
236 } udata;
237} asymbol;
bellarddc990652003-03-19 00:00:28 +0000238
bellarddc990652003-03-19 00:00:28 +0000239enum dis_insn_type {
240 dis_noninsn, /* Not a valid instruction */
241 dis_nonbranch, /* Not a branch instruction */
242 dis_branch, /* Unconditional branch */
243 dis_condbranch, /* Conditional branch */
244 dis_jsr, /* Jump to subroutine */
245 dis_condjsr, /* Conditional jump to subroutine */
246 dis_dref, /* Data reference instruction */
247 dis_dref2 /* Two data references in instruction */
248};
249
ths5fafdf22007-09-16 21:08:06 +0000250/* This struct is passed into the instruction decoding routine,
bellarddc990652003-03-19 00:00:28 +0000251 and is passed back out into each callback. The various fields are used
252 for conveying information from your main routine into your callbacks,
253 for passing information into the instruction decoders (such as the
254 addresses of the callback functions), or for passing information
255 back from the instruction decoders to their callers.
256
257 It must be initialized before it is first passed; this can be done
258 by hand, or using one of the initialization macros below. */
259
260typedef struct disassemble_info {
Stefan Weil6e2d8642010-11-15 19:39:43 +0100261 fprintf_function fprintf_func;
bellarddc990652003-03-19 00:00:28 +0000262 FILE *stream;
263 PTR application_data;
264
265 /* Target description. We could replace this with a pointer to the bfd,
266 but that would require one. There currently isn't any such requirement
267 so to avoid introducing one we record these explicitly. */
268 /* The bfd_flavour. This can be bfd_target_unknown_flavour. */
269 enum bfd_flavour flavour;
270 /* The bfd_arch value. */
271 enum bfd_architecture arch;
272 /* The bfd_mach value. */
273 unsigned long mach;
274 /* Endianness (for bi-endian cpus). Mono-endian cpus can ignore this. */
275 enum bfd_endian endian;
276
277 /* An array of pointers to symbols either at the location being disassembled
278 or at the start of the function being disassembled. The array is sorted
279 so that the first symbol is intended to be the one used. The others are
280 present for any misc. purposes. This is not set reliably, but if it is
281 not NULL, it is correct. */
282 asymbol **symbols;
283 /* Number of symbols in array. */
284 int num_symbols;
285
286 /* For use by the disassembler.
287 The top 16 bits are reserved for public use (and are documented here).
288 The bottom 16 bits are for the internal use of the disassembler. */
289 unsigned long flags;
290#define INSN_HAS_RELOC 0x80000000
291 PTR private_data;
292
293 /* Function used to get bytes to disassemble. MEMADDR is the
294 address of the stuff to be disassembled, MYADDR is the address to
295 put the bytes in, and LENGTH is the number of bytes to read.
296 INFO is a pointer to this struct.
297 Returns an errno value or 0 for success. */
298 int (*read_memory_func)
Juan Quintela9262f382009-09-23 01:19:05 +0200299 (bfd_vma memaddr, bfd_byte *myaddr, int length,
300 struct disassemble_info *info);
bellarddc990652003-03-19 00:00:28 +0000301
302 /* Function which should be called if we get an error that we can't
303 recover from. STATUS is the errno value from read_memory_func and
304 MEMADDR is the address that we were trying to read. INFO is a
305 pointer to this struct. */
306 void (*memory_error_func)
Juan Quintela9262f382009-09-23 01:19:05 +0200307 (int status, bfd_vma memaddr, struct disassemble_info *info);
bellarddc990652003-03-19 00:00:28 +0000308
309 /* Function called to print ADDR. */
310 void (*print_address_func)
Juan Quintela9262f382009-09-23 01:19:05 +0200311 (bfd_vma addr, struct disassemble_info *info);
bellarddc990652003-03-19 00:00:28 +0000312
313 /* Function called to determine if there is a symbol at the given ADDR.
314 If there is, the function returns 1, otherwise it returns 0.
315 This is used by ports which support an overlay manager where
316 the overlay number is held in the top part of an address. In
317 some circumstances we want to include the overlay number in the
318 address, (normally because there is a symbol associated with
319 that address), but sometimes we want to mask out the overlay bits. */
320 int (* symbol_at_address_func)
Juan Quintela9262f382009-09-23 01:19:05 +0200321 (bfd_vma addr, struct disassemble_info * info);
bellarddc990652003-03-19 00:00:28 +0000322
323 /* These are for buffer_read_memory. */
324 bfd_byte *buffer;
325 bfd_vma buffer_vma;
326 int buffer_length;
327
328 /* This variable may be set by the instruction decoder. It suggests
329 the number of bytes objdump should display on a single line. If
330 the instruction decoder sets this, it should always set it to
331 the same value in order to get reasonable looking output. */
332 int bytes_per_line;
333
334 /* the next two variables control the way objdump displays the raw data */
335 /* For example, if bytes_per_line is 8 and bytes_per_chunk is 4, the */
336 /* output will look like this:
337 00: 00000000 00000000
338 with the chunks displayed according to "display_endian". */
339 int bytes_per_chunk;
340 enum bfd_endian display_endian;
341
342 /* Results from instruction decoders. Not all decoders yet support
343 this information. This info is set each time an instruction is
344 decoded, and is only valid for the last such instruction.
345
346 To determine whether this decoder supports this information, set
347 insn_info_valid to 0, decode an instruction, then check it. */
348
349 char insn_info_valid; /* Branch info has been set. */
350 char branch_delay_insns; /* How many sequential insn's will run before
351 a branch takes effect. (0 = normal) */
352 char data_size; /* Size of data reference in insn, in bytes */
353 enum dis_insn_type insn_type; /* Type of instruction */
354 bfd_vma target; /* Target address of branch or dref, if known;
355 zero if unknown. */
356 bfd_vma target2; /* Second target address for dref2 */
357
bellardaa0aa4f2003-06-09 15:23:31 +0000358 /* Command line options specific to the target disassembler. */
359 char * disassembler_options;
360
bellarddc990652003-03-19 00:00:28 +0000361} disassemble_info;
362
363
364/* Standard disassemblers. Disassemble one instruction at the given
365 target address. Return number of bytes processed. */
Juan Quintela9262f382009-09-23 01:19:05 +0200366typedef int (*disassembler_ftype) (bfd_vma, disassemble_info *);
bellarddc990652003-03-19 00:00:28 +0000367
Stefan Weil5826e512011-10-05 20:03:53 +0200368int print_insn_tci(bfd_vma, disassemble_info*);
Blue Swirl64b85a82011-01-23 16:21:20 +0000369int print_insn_big_mips (bfd_vma, disassemble_info*);
370int print_insn_little_mips (bfd_vma, disassemble_info*);
371int print_insn_i386 (bfd_vma, disassemble_info*);
372int print_insn_m68k (bfd_vma, disassemble_info*);
373int print_insn_z8001 (bfd_vma, disassemble_info*);
374int print_insn_z8002 (bfd_vma, disassemble_info*);
375int print_insn_h8300 (bfd_vma, disassemble_info*);
376int print_insn_h8300h (bfd_vma, disassemble_info*);
377int print_insn_h8300s (bfd_vma, disassemble_info*);
378int print_insn_h8500 (bfd_vma, disassemble_info*);
379int print_insn_alpha (bfd_vma, disassemble_info*);
380disassembler_ftype arc_get_disassembler (int, int);
381int print_insn_arm (bfd_vma, disassemble_info*);
382int print_insn_sparc (bfd_vma, disassemble_info*);
383int print_insn_big_a29k (bfd_vma, disassemble_info*);
384int print_insn_little_a29k (bfd_vma, disassemble_info*);
385int print_insn_i960 (bfd_vma, disassemble_info*);
386int print_insn_sh (bfd_vma, disassemble_info*);
387int print_insn_shl (bfd_vma, disassemble_info*);
388int print_insn_hppa (bfd_vma, disassemble_info*);
389int print_insn_m32r (bfd_vma, disassemble_info*);
390int print_insn_m88k (bfd_vma, disassemble_info*);
391int print_insn_mn10200 (bfd_vma, disassemble_info*);
392int print_insn_mn10300 (bfd_vma, disassemble_info*);
393int print_insn_ns32k (bfd_vma, disassemble_info*);
394int print_insn_big_powerpc (bfd_vma, disassemble_info*);
395int print_insn_little_powerpc (bfd_vma, disassemble_info*);
396int print_insn_rs6000 (bfd_vma, disassemble_info*);
397int print_insn_w65 (bfd_vma, disassemble_info*);
398int print_insn_d10v (bfd_vma, disassemble_info*);
399int print_insn_v850 (bfd_vma, disassemble_info*);
400int print_insn_tic30 (bfd_vma, disassemble_info*);
401int print_insn_ppc (bfd_vma, disassemble_info*);
402int print_insn_s390 (bfd_vma, disassemble_info*);
403int print_insn_crisv32 (bfd_vma, disassemble_info*);
404int print_insn_crisv10 (bfd_vma, disassemble_info*);
405int print_insn_microblaze (bfd_vma, disassemble_info*);
406int print_insn_ia64 (bfd_vma, disassemble_info*);
bellarddc990652003-03-19 00:00:28 +0000407
bellard43d41452003-04-07 21:31:44 +0000408#if 0
bellarddc990652003-03-19 00:00:28 +0000409/* Fetch the disassembler for a given BFD, if that support is available. */
Blue Swirl64b85a82011-01-23 16:21:20 +0000410disassembler_ftype disassembler(bfd *);
bellard43d41452003-04-07 21:31:44 +0000411#endif
bellarddc990652003-03-19 00:00:28 +0000412
413
414/* This block of definitions is for particular callers who read instructions
415 into a buffer before calling the instruction decoder. */
416
417/* Here is a function which callers may wish to use for read_memory_func.
418 It gets bytes from a buffer. */
Blue Swirl64b85a82011-01-23 16:21:20 +0000419int buffer_read_memory(bfd_vma, bfd_byte *, int, struct disassemble_info *);
bellarddc990652003-03-19 00:00:28 +0000420
421/* This function goes with buffer_read_memory.
422 It prints a message using info->fprintf_func and info->stream. */
Blue Swirl64b85a82011-01-23 16:21:20 +0000423void perror_memory(int, bfd_vma, struct disassemble_info *);
bellarddc990652003-03-19 00:00:28 +0000424
425
426/* Just print the address in hex. This is included for completeness even
427 though both GDB and objdump provide their own (to print symbolic
428 addresses). */
Blue Swirl64b85a82011-01-23 16:21:20 +0000429void generic_print_address(bfd_vma, struct disassemble_info *);
bellarddc990652003-03-19 00:00:28 +0000430
431/* Always true. */
Blue Swirl64b85a82011-01-23 16:21:20 +0000432int generic_symbol_at_address(bfd_vma, struct disassemble_info *);
bellarddc990652003-03-19 00:00:28 +0000433
434/* Macro to initialize a disassemble_info struct. This should be called
435 by all applications creating such a struct. */
436#define INIT_DISASSEMBLE_INFO(INFO, STREAM, FPRINTF_FUNC) \
437 (INFO).flavour = bfd_target_unknown_flavour, \
438 (INFO).arch = bfd_arch_unknown, \
439 (INFO).mach = 0, \
440 (INFO).endian = BFD_ENDIAN_UNKNOWN, \
441 INIT_DISASSEMBLE_INFO_NO_ARCH(INFO, STREAM, FPRINTF_FUNC)
442
443/* Call this macro to initialize only the internal variables for the
444 disassembler. Architecture dependent things such as byte order, or machine
445 variant are not touched by this macro. This makes things much easier for
thsaa1f17c2007-07-11 22:48:58 +0000446 GDB which must initialize these things separately. */
bellarddc990652003-03-19 00:00:28 +0000447
448#define INIT_DISASSEMBLE_INFO_NO_ARCH(INFO, STREAM, FPRINTF_FUNC) \
449 (INFO).fprintf_func = (FPRINTF_FUNC), \
450 (INFO).stream = (STREAM), \
451 (INFO).symbols = NULL, \
452 (INFO).num_symbols = 0, \
edgar_igl77b087c2008-02-27 15:25:24 +0000453 (INFO).private_data = NULL, \
bellarddc990652003-03-19 00:00:28 +0000454 (INFO).buffer = NULL, \
455 (INFO).buffer_vma = 0, \
456 (INFO).buffer_length = 0, \
457 (INFO).read_memory_func = buffer_read_memory, \
458 (INFO).memory_error_func = perror_memory, \
459 (INFO).print_address_func = generic_print_address, \
460 (INFO).symbol_at_address_func = generic_symbol_at_address, \
461 (INFO).flags = 0, \
462 (INFO).bytes_per_line = 0, \
463 (INFO).bytes_per_chunk = 0, \
464 (INFO).display_endian = BFD_ENDIAN_UNKNOWN, \
bellardaa0aa4f2003-06-09 15:23:31 +0000465 (INFO).disassembler_options = NULL, \
bellarddc990652003-03-19 00:00:28 +0000466 (INFO).insn_info_valid = 0
467
bellardaa0aa4f2003-06-09 15:23:31 +0000468#define _(x) x
bellard48024e42005-11-06 16:52:11 +0000469#define ATTRIBUTE_UNUSED __attribute__((unused))
bellardaa0aa4f2003-06-09 15:23:31 +0000470
471/* from libbfd */
472
Aurelien Jarno903ec552010-03-29 02:12:51 +0200473bfd_vma bfd_getl64 (const bfd_byte *addr);
bellardaa0aa4f2003-06-09 15:23:31 +0000474bfd_vma bfd_getl32 (const bfd_byte *addr);
475bfd_vma bfd_getb32 (const bfd_byte *addr);
bellard6af0bf92005-07-02 14:58:51 +0000476bfd_vma bfd_getl16 (const bfd_byte *addr);
477bfd_vma bfd_getb16 (const bfd_byte *addr);
Juan Quintela47cbc7a2009-09-30 01:10:56 +0200478typedef bool bfd_boolean;
bellardaa0aa4f2003-06-09 15:23:31 +0000479
bellarddc990652003-03-19 00:00:28 +0000480#endif /* ! defined (DIS_ASM_H) */