blob: 3de567eee8e3acdd2adecc1d560577609a917448 [file] [log] [blame]
Jia Liue67db062012-07-20 15:50:39 +08001/*
2 * OpenRISC interrupt.
3 *
4 * Copyright (c) 2011-2012 Jia Liu <proljc@gmail.com>
5 *
6 * This library is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU Lesser General Public
8 * License as published by the Free Software Foundation; either
9 * version 2 of the License, or (at your option) any later version.
10 *
11 * This library is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14 * Lesser General Public License for more details.
15 *
16 * You should have received a copy of the GNU Lesser General Public
17 * License along with this library; if not, see <http://www.gnu.org/licenses/>.
18 */
19
20#include "cpu.h"
21#include "qemu-common.h"
Paolo Bonzini022c62c2012-12-17 18:19:49 +010022#include "exec/gdbstub.h"
Paolo Bonzini1de7afc2012-12-17 18:20:00 +010023#include "qemu/host-utils.h"
Jia Liue67db062012-07-20 15:50:39 +080024#ifndef CONFIG_USER_ONLY
25#include "hw/loader.h"
26#endif
27
Andreas Färber97a8ea52013-02-02 10:57:51 +010028void openrisc_cpu_do_interrupt(CPUState *cs)
Jia Liue67db062012-07-20 15:50:39 +080029{
Andreas Färber27103422013-08-26 08:31:06 +020030#ifndef CONFIG_USER_ONLY
Andreas Färber97a8ea52013-02-02 10:57:51 +010031 OpenRISCCPU *cpu = OPENRISC_CPU(cs);
32 CPUOpenRISCState *env = &cpu->env;
Sebastian Mackeae52bd92013-10-22 02:12:40 +020033
34 env->epcr = env->pc;
35 if (env->flags & D_FLAG) {
Jia Liub6a71ef2012-07-20 15:50:41 +080036 env->flags &= ~D_FLAG;
37 env->sr |= SR_DSX;
Sebastian Mackeae52bd92013-10-22 02:12:40 +020038 env->epcr -= 4;
39 }
Andreas Färber27103422013-08-26 08:31:06 +020040 if (cs->exception_index == EXCP_SYSCALL) {
Sebastian Mackeae52bd92013-10-22 02:12:40 +020041 env->epcr += 4;
Jia Liub6a71ef2012-07-20 15:50:41 +080042 }
43
44 /* For machine-state changed between user-mode and supervisor mode,
45 we need flush TLB when we enter&exit EXCP. */
Andreas Färber00c8cb02013-09-04 02:19:44 +020046 tlb_flush(cs, 1);
Jia Liub6a71ef2012-07-20 15:50:41 +080047
48 env->esr = env->sr;
49 env->sr &= ~SR_DME;
50 env->sr &= ~SR_IME;
51 env->sr |= SR_SM;
52 env->sr &= ~SR_IEE;
53 env->sr &= ~SR_TEE;
54 env->tlb->cpu_openrisc_map_address_data = &cpu_openrisc_get_phys_nommu;
55 env->tlb->cpu_openrisc_map_address_code = &cpu_openrisc_get_phys_nommu;
56
Andreas Färber27103422013-08-26 08:31:06 +020057 if (cs->exception_index > 0 && cs->exception_index < EXCP_NR) {
58 env->pc = (cs->exception_index << 8);
Jia Liub6a71ef2012-07-20 15:50:41 +080059 } else {
Andreas Färbera47dddd2013-09-03 17:38:47 +020060 cpu_abort(cs, "Unhandled exception 0x%x\n", cs->exception_index);
Jia Liub6a71ef2012-07-20 15:50:41 +080061 }
62#endif
63
Andreas Färber27103422013-08-26 08:31:06 +020064 cs->exception_index = -1;
Jia Liue67db062012-07-20 15:50:39 +080065}