blob: 03ebfd574735ba6e4f8e8aade2c9ad3f77f9c373 [file] [log] [blame]
Shawn Line77f8472016-09-03 11:41:09 -05001/*
2 * Rockchip AXI PCIe host controller driver
3 *
4 * Copyright (c) 2016 Rockchip, Inc.
5 *
6 * Author: Shawn Lin <shawn.lin@rock-chips.com>
7 * Wenrui Li <wenrui.li@rock-chips.com>
8 *
9 * Bits taken from Synopsys Designware Host controller driver and
10 * ARM PCI Host generic driver.
11 *
12 * This program is free software: you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation, either version 2 of the License, or
15 * (at your option) any later version.
16 */
17
18#include <linux/clk.h>
19#include <linux/delay.h>
20#include <linux/gpio/consumer.h>
21#include <linux/init.h>
22#include <linux/interrupt.h>
23#include <linux/irq.h>
24#include <linux/irqchip/chained_irq.h>
25#include <linux/irqdomain.h>
26#include <linux/kernel.h>
27#include <linux/mfd/syscon.h>
28#include <linux/of_address.h>
29#include <linux/of_device.h>
30#include <linux/of_pci.h>
31#include <linux/of_platform.h>
32#include <linux/of_irq.h>
33#include <linux/pci.h>
34#include <linux/pci_ids.h>
35#include <linux/phy/phy.h>
36#include <linux/platform_device.h>
37#include <linux/reset.h>
38#include <linux/regmap.h>
39
40/*
41 * The upper 16 bits of PCIE_CLIENT_CONFIG are a write mask for the lower 16
42 * bits. This allows atomic updates of the register without locking.
43 */
44#define HIWORD_UPDATE(mask, val) (((mask) << 16) | (val))
45#define HIWORD_UPDATE_BIT(val) HIWORD_UPDATE(val, val)
46
47#define ENCODE_LANES(x) ((((x) >> 1) & 3) << 4)
48
49#define PCIE_CLIENT_BASE 0x0
50#define PCIE_CLIENT_CONFIG (PCIE_CLIENT_BASE + 0x00)
51#define PCIE_CLIENT_CONF_ENABLE HIWORD_UPDATE_BIT(0x0001)
52#define PCIE_CLIENT_LINK_TRAIN_ENABLE HIWORD_UPDATE_BIT(0x0002)
53#define PCIE_CLIENT_ARI_ENABLE HIWORD_UPDATE_BIT(0x0008)
54#define PCIE_CLIENT_CONF_LANE_NUM(x) HIWORD_UPDATE(0x0030, ENCODE_LANES(x))
55#define PCIE_CLIENT_MODE_RC HIWORD_UPDATE_BIT(0x0040)
56#define PCIE_CLIENT_GEN_SEL_2 HIWORD_UPDATE_BIT(0x0080)
57#define PCIE_CLIENT_BASIC_STATUS1 (PCIE_CLIENT_BASE + 0x48)
58#define PCIE_CLIENT_LINK_STATUS_UP 0x00300000
59#define PCIE_CLIENT_LINK_STATUS_MASK 0x00300000
60#define PCIE_CLIENT_INT_MASK (PCIE_CLIENT_BASE + 0x4c)
61#define PCIE_CLIENT_INT_STATUS (PCIE_CLIENT_BASE + 0x50)
62#define PCIE_CLIENT_INTR_MASK GENMASK(8, 5)
63#define PCIE_CLIENT_INTR_SHIFT 5
64#define PCIE_CLIENT_INT_LEGACY_DONE BIT(15)
65#define PCIE_CLIENT_INT_MSG BIT(14)
66#define PCIE_CLIENT_INT_HOT_RST BIT(13)
67#define PCIE_CLIENT_INT_DPA BIT(12)
68#define PCIE_CLIENT_INT_FATAL_ERR BIT(11)
69#define PCIE_CLIENT_INT_NFATAL_ERR BIT(10)
70#define PCIE_CLIENT_INT_CORR_ERR BIT(9)
71#define PCIE_CLIENT_INT_INTD BIT(8)
72#define PCIE_CLIENT_INT_INTC BIT(7)
73#define PCIE_CLIENT_INT_INTB BIT(6)
74#define PCIE_CLIENT_INT_INTA BIT(5)
75#define PCIE_CLIENT_INT_LOCAL BIT(4)
76#define PCIE_CLIENT_INT_UDMA BIT(3)
77#define PCIE_CLIENT_INT_PHY BIT(2)
78#define PCIE_CLIENT_INT_HOT_PLUG BIT(1)
79#define PCIE_CLIENT_INT_PWR_STCG BIT(0)
80
81#define PCIE_CLIENT_INT_LEGACY \
82 (PCIE_CLIENT_INT_INTA | PCIE_CLIENT_INT_INTB | \
83 PCIE_CLIENT_INT_INTC | PCIE_CLIENT_INT_INTD)
84
85#define PCIE_CLIENT_INT_CLI \
86 (PCIE_CLIENT_INT_CORR_ERR | PCIE_CLIENT_INT_NFATAL_ERR | \
87 PCIE_CLIENT_INT_FATAL_ERR | PCIE_CLIENT_INT_DPA | \
88 PCIE_CLIENT_INT_HOT_RST | PCIE_CLIENT_INT_MSG | \
89 PCIE_CLIENT_INT_LEGACY_DONE | PCIE_CLIENT_INT_LEGACY | \
90 PCIE_CLIENT_INT_PHY)
91
92#define PCIE_CORE_CTRL_MGMT_BASE 0x900000
93#define PCIE_CORE_CTRL (PCIE_CORE_CTRL_MGMT_BASE + 0x000)
94#define PCIE_CORE_PL_CONF_SPEED_5G 0x00000008
95#define PCIE_CORE_PL_CONF_SPEED_MASK 0x00000018
96#define PCIE_CORE_PL_CONF_LANE_MASK 0x00000006
97#define PCIE_CORE_PL_CONF_LANE_SHIFT 1
Shawn Linca198902016-10-04 12:20:22 -050098#define PCIE_CORE_CTRL_PLC1 (PCIE_CORE_CTRL_MGMT_BASE + 0x004)
99#define PCIE_CORE_CTRL_PLC1_FTS_MASK GENMASK(23, 8)
100#define PCIE_CORE_CTRL_PLC1_FTS_SHIFT 8
101#define PCIE_CORE_CTRL_PLC1_FTS_CNT 0xffff
Rajat Jain277743e2016-09-22 17:50:42 -0700102#define PCIE_CORE_TXCREDIT_CFG1 (PCIE_CORE_CTRL_MGMT_BASE + 0x020)
103#define PCIE_CORE_TXCREDIT_CFG1_MUI_MASK 0xFFFF0000
104#define PCIE_CORE_TXCREDIT_CFG1_MUI_SHIFT 16
105#define PCIE_CORE_TXCREDIT_CFG1_MUI_ENCODE(x) \
106 (((x) >> 3) << PCIE_CORE_TXCREDIT_CFG1_MUI_SHIFT)
Shawn Line77f8472016-09-03 11:41:09 -0500107#define PCIE_CORE_INT_STATUS (PCIE_CORE_CTRL_MGMT_BASE + 0x20c)
108#define PCIE_CORE_INT_PRFPE BIT(0)
109#define PCIE_CORE_INT_CRFPE BIT(1)
110#define PCIE_CORE_INT_RRPE BIT(2)
111#define PCIE_CORE_INT_PRFO BIT(3)
112#define PCIE_CORE_INT_CRFO BIT(4)
113#define PCIE_CORE_INT_RT BIT(5)
114#define PCIE_CORE_INT_RTR BIT(6)
115#define PCIE_CORE_INT_PE BIT(7)
116#define PCIE_CORE_INT_MTR BIT(8)
117#define PCIE_CORE_INT_UCR BIT(9)
118#define PCIE_CORE_INT_FCE BIT(10)
119#define PCIE_CORE_INT_CT BIT(11)
120#define PCIE_CORE_INT_UTC BIT(18)
121#define PCIE_CORE_INT_MMVC BIT(19)
122#define PCIE_CORE_INT_MASK (PCIE_CORE_CTRL_MGMT_BASE + 0x210)
123#define PCIE_RC_BAR_CONF (PCIE_CORE_CTRL_MGMT_BASE + 0x300)
124
125#define PCIE_CORE_INT \
126 (PCIE_CORE_INT_PRFPE | PCIE_CORE_INT_CRFPE | \
127 PCIE_CORE_INT_RRPE | PCIE_CORE_INT_CRFO | \
128 PCIE_CORE_INT_RT | PCIE_CORE_INT_RTR | \
129 PCIE_CORE_INT_PE | PCIE_CORE_INT_MTR | \
130 PCIE_CORE_INT_UCR | PCIE_CORE_INT_FCE | \
131 PCIE_CORE_INT_CT | PCIE_CORE_INT_UTC | \
132 PCIE_CORE_INT_MMVC)
133
Shawn Linf257f4b2017-07-03 17:21:02 +0800134#define PCIE_RC_CONFIG_NORMAL_BASE 0x800000
Shawn Line77f8472016-09-03 11:41:09 -0500135#define PCIE_RC_CONFIG_BASE 0xa00000
136#define PCIE_RC_CONFIG_VENDOR (PCIE_RC_CONFIG_BASE + 0x00)
137#define PCIE_RC_CONFIG_RID_CCR (PCIE_RC_CONFIG_BASE + 0x08)
138#define PCIE_RC_CONFIG_SCC_SHIFT 16
139#define PCIE_RC_CONFIG_LCS (PCIE_RC_CONFIG_BASE + 0xd0)
140#define PCIE_RC_CONFIG_LCS_RETRAIN_LINK BIT(5)
141#define PCIE_RC_CONFIG_LCS_LBMIE BIT(10)
142#define PCIE_RC_CONFIG_LCS_LABIE BIT(11)
143#define PCIE_RC_CONFIG_LCS_LBMS BIT(30)
144#define PCIE_RC_CONFIG_LCS_LAMS BIT(31)
145#define PCIE_RC_CONFIG_L1_SUBSTATE_CTRL2 (PCIE_RC_CONFIG_BASE + 0x90c)
146
147#define PCIE_CORE_AXI_CONF_BASE 0xc00000
148#define PCIE_CORE_OB_REGION_ADDR0 (PCIE_CORE_AXI_CONF_BASE + 0x0)
149#define PCIE_CORE_OB_REGION_ADDR0_NUM_BITS 0x3f
150#define PCIE_CORE_OB_REGION_ADDR0_LO_ADDR 0xffffff00
151#define PCIE_CORE_OB_REGION_ADDR1 (PCIE_CORE_AXI_CONF_BASE + 0x4)
152#define PCIE_CORE_OB_REGION_DESC0 (PCIE_CORE_AXI_CONF_BASE + 0x8)
153#define PCIE_CORE_OB_REGION_DESC1 (PCIE_CORE_AXI_CONF_BASE + 0xc)
154
155#define PCIE_CORE_AXI_INBOUND_BASE 0xc00800
156#define PCIE_RP_IB_ADDR0 (PCIE_CORE_AXI_INBOUND_BASE + 0x0)
157#define PCIE_CORE_IB_REGION_ADDR0_NUM_BITS 0x3f
158#define PCIE_CORE_IB_REGION_ADDR0_LO_ADDR 0xffffff00
159#define PCIE_RP_IB_ADDR1 (PCIE_CORE_AXI_INBOUND_BASE + 0x4)
160
161/* Size of one AXI Region (not Region 0) */
162#define AXI_REGION_SIZE BIT(20)
163/* Size of Region 0, equal to sum of sizes of other regions */
164#define AXI_REGION_0_SIZE (32 * (0x1 << 20))
165#define OB_REG_SIZE_SHIFT 5
166#define IB_ROOT_PORT_REG_SIZE_SHIFT 3
167#define AXI_WRAPPER_IO_WRITE 0x6
168#define AXI_WRAPPER_MEM_WRITE 0x2
169
170#define MAX_AXI_IB_ROOTPORT_REGION_NUM 3
171#define MIN_AXI_ADDR_BITS_PASSED 8
172#define ROCKCHIP_VENDOR_ID 0x1d87
173#define PCIE_ECAM_BUS(x) (((x) & 0xff) << 20)
174#define PCIE_ECAM_DEV(x) (((x) & 0x1f) << 15)
175#define PCIE_ECAM_FUNC(x) (((x) & 0x7) << 12)
176#define PCIE_ECAM_REG(x) (((x) & 0xfff) << 0)
177#define PCIE_ECAM_ADDR(bus, dev, func, reg) \
178 (PCIE_ECAM_BUS(bus) | PCIE_ECAM_DEV(dev) | \
179 PCIE_ECAM_FUNC(func) | PCIE_ECAM_REG(reg))
180
181#define RC_REGION_0_ADDR_TRANS_H 0x00000000
182#define RC_REGION_0_ADDR_TRANS_L 0x00000000
183#define RC_REGION_0_PASS_BITS (25 - 1)
184#define MAX_AXI_WRAPPER_REGION_NUM 33
185
186struct rockchip_pcie {
187 void __iomem *reg_base; /* DT axi-base */
188 void __iomem *apb_base; /* DT apb-base */
189 struct phy *phy;
190 struct reset_control *core_rst;
191 struct reset_control *mgmt_rst;
192 struct reset_control *mgmt_sticky_rst;
193 struct reset_control *pipe_rst;
Shawn Lin31a3a7b2016-11-10 11:14:37 -0600194 struct reset_control *pm_rst;
195 struct reset_control *aclk_rst;
196 struct reset_control *pclk_rst;
Shawn Line77f8472016-09-03 11:41:09 -0500197 struct clk *aclk_pcie;
198 struct clk *aclk_perf_pcie;
199 struct clk *hclk_pcie;
200 struct clk *clk_pcie_pm;
201 struct regulator *vpcie3v3; /* 3.3V power supply */
202 struct regulator *vpcie1v8; /* 1.8V power supply */
203 struct regulator *vpcie0v9; /* 0.9V power supply */
204 struct gpio_desc *ep_gpio;
205 u32 lanes;
206 u8 root_bus_nr;
207 struct device *dev;
208 struct irq_domain *irq_domain;
209};
210
211static u32 rockchip_pcie_read(struct rockchip_pcie *rockchip, u32 reg)
212{
213 return readl(rockchip->apb_base + reg);
214}
215
216static void rockchip_pcie_write(struct rockchip_pcie *rockchip, u32 val,
217 u32 reg)
218{
219 writel(val, rockchip->apb_base + reg);
220}
221
222static void rockchip_pcie_enable_bw_int(struct rockchip_pcie *rockchip)
223{
224 u32 status;
225
226 status = rockchip_pcie_read(rockchip, PCIE_RC_CONFIG_LCS);
227 status |= (PCIE_RC_CONFIG_LCS_LBMIE | PCIE_RC_CONFIG_LCS_LABIE);
228 rockchip_pcie_write(rockchip, status, PCIE_RC_CONFIG_LCS);
229}
230
231static void rockchip_pcie_clr_bw_int(struct rockchip_pcie *rockchip)
232{
233 u32 status;
234
235 status = rockchip_pcie_read(rockchip, PCIE_RC_CONFIG_LCS);
236 status |= (PCIE_RC_CONFIG_LCS_LBMS | PCIE_RC_CONFIG_LCS_LAMS);
237 rockchip_pcie_write(rockchip, status, PCIE_RC_CONFIG_LCS);
238}
239
Rajat Jain277743e2016-09-22 17:50:42 -0700240static void rockchip_pcie_update_txcredit_mui(struct rockchip_pcie *rockchip)
241{
242 u32 val;
243
244 /* Update Tx credit maximum update interval */
245 val = rockchip_pcie_read(rockchip, PCIE_CORE_TXCREDIT_CFG1);
246 val &= ~PCIE_CORE_TXCREDIT_CFG1_MUI_MASK;
247 val |= PCIE_CORE_TXCREDIT_CFG1_MUI_ENCODE(24000); /* ns */
248 rockchip_pcie_write(rockchip, val, PCIE_CORE_TXCREDIT_CFG1);
249}
250
Shawn Line77f8472016-09-03 11:41:09 -0500251static int rockchip_pcie_valid_device(struct rockchip_pcie *rockchip,
252 struct pci_bus *bus, int dev)
253{
254 /* access only one slot on each root port */
255 if (bus->number == rockchip->root_bus_nr && dev > 0)
256 return 0;
257
258 /*
259 * do not read more than one device on the bus directly attached
260 * to RC's downstream side.
261 */
262 if (bus->primary == rockchip->root_bus_nr && dev > 0)
263 return 0;
264
265 return 1;
266}
267
268static int rockchip_pcie_rd_own_conf(struct rockchip_pcie *rockchip,
269 int where, int size, u32 *val)
270{
Shawn Linf257f4b2017-07-03 17:21:02 +0800271 void __iomem *addr;
272
273 addr = rockchip->apb_base + PCIE_RC_CONFIG_NORMAL_BASE + where;
Shawn Line77f8472016-09-03 11:41:09 -0500274
275 if (!IS_ALIGNED((uintptr_t)addr, size)) {
276 *val = 0;
277 return PCIBIOS_BAD_REGISTER_NUMBER;
278 }
279
280 if (size == 4) {
281 *val = readl(addr);
282 } else if (size == 2) {
283 *val = readw(addr);
284 } else if (size == 1) {
285 *val = readb(addr);
286 } else {
287 *val = 0;
288 return PCIBIOS_BAD_REGISTER_NUMBER;
289 }
290 return PCIBIOS_SUCCESSFUL;
291}
292
293static int rockchip_pcie_wr_own_conf(struct rockchip_pcie *rockchip,
294 int where, int size, u32 val)
295{
296 u32 mask, tmp, offset;
Shawn Linf257f4b2017-07-03 17:21:02 +0800297 void __iomem *addr;
Shawn Line77f8472016-09-03 11:41:09 -0500298
299 offset = where & ~0x3;
Shawn Linf257f4b2017-07-03 17:21:02 +0800300 addr = rockchip->apb_base + PCIE_RC_CONFIG_NORMAL_BASE + offset;
Shawn Line77f8472016-09-03 11:41:09 -0500301
302 if (size == 4) {
Shawn Linf257f4b2017-07-03 17:21:02 +0800303 writel(val, addr);
Shawn Line77f8472016-09-03 11:41:09 -0500304 return PCIBIOS_SUCCESSFUL;
305 }
306
307 mask = ~(((1 << (size * 8)) - 1) << ((where & 0x3) * 8));
308
309 /*
310 * N.B. This read/modify/write isn't safe in general because it can
311 * corrupt RW1C bits in adjacent registers. But the hardware
312 * doesn't support smaller writes.
313 */
Shawn Linf257f4b2017-07-03 17:21:02 +0800314 tmp = readl(addr) & mask;
Shawn Line77f8472016-09-03 11:41:09 -0500315 tmp |= val << ((where & 0x3) * 8);
Shawn Linf257f4b2017-07-03 17:21:02 +0800316 writel(tmp, addr);
Shawn Line77f8472016-09-03 11:41:09 -0500317
318 return PCIBIOS_SUCCESSFUL;
319}
320
321static int rockchip_pcie_rd_other_conf(struct rockchip_pcie *rockchip,
322 struct pci_bus *bus, u32 devfn,
323 int where, int size, u32 *val)
324{
325 u32 busdev;
326
327 busdev = PCIE_ECAM_ADDR(bus->number, PCI_SLOT(devfn),
328 PCI_FUNC(devfn), where);
329
330 if (!IS_ALIGNED(busdev, size)) {
331 *val = 0;
332 return PCIBIOS_BAD_REGISTER_NUMBER;
333 }
334
335 if (size == 4) {
336 *val = readl(rockchip->reg_base + busdev);
337 } else if (size == 2) {
338 *val = readw(rockchip->reg_base + busdev);
339 } else if (size == 1) {
340 *val = readb(rockchip->reg_base + busdev);
341 } else {
342 *val = 0;
343 return PCIBIOS_BAD_REGISTER_NUMBER;
344 }
345 return PCIBIOS_SUCCESSFUL;
346}
347
348static int rockchip_pcie_wr_other_conf(struct rockchip_pcie *rockchip,
349 struct pci_bus *bus, u32 devfn,
350 int where, int size, u32 val)
351{
352 u32 busdev;
353
354 busdev = PCIE_ECAM_ADDR(bus->number, PCI_SLOT(devfn),
355 PCI_FUNC(devfn), where);
356 if (!IS_ALIGNED(busdev, size))
357 return PCIBIOS_BAD_REGISTER_NUMBER;
358
359 if (size == 4)
360 writel(val, rockchip->reg_base + busdev);
361 else if (size == 2)
362 writew(val, rockchip->reg_base + busdev);
363 else if (size == 1)
364 writeb(val, rockchip->reg_base + busdev);
365 else
366 return PCIBIOS_BAD_REGISTER_NUMBER;
367
368 return PCIBIOS_SUCCESSFUL;
369}
370
371static int rockchip_pcie_rd_conf(struct pci_bus *bus, u32 devfn, int where,
372 int size, u32 *val)
373{
374 struct rockchip_pcie *rockchip = bus->sysdata;
375
376 if (!rockchip_pcie_valid_device(rockchip, bus, PCI_SLOT(devfn))) {
377 *val = 0xffffffff;
378 return PCIBIOS_DEVICE_NOT_FOUND;
379 }
380
381 if (bus->number == rockchip->root_bus_nr)
382 return rockchip_pcie_rd_own_conf(rockchip, where, size, val);
383
384 return rockchip_pcie_rd_other_conf(rockchip, bus, devfn, where, size, val);
385}
386
387static int rockchip_pcie_wr_conf(struct pci_bus *bus, u32 devfn,
388 int where, int size, u32 val)
389{
390 struct rockchip_pcie *rockchip = bus->sysdata;
391
392 if (!rockchip_pcie_valid_device(rockchip, bus, PCI_SLOT(devfn)))
393 return PCIBIOS_DEVICE_NOT_FOUND;
394
395 if (bus->number == rockchip->root_bus_nr)
396 return rockchip_pcie_wr_own_conf(rockchip, where, size, val);
397
398 return rockchip_pcie_wr_other_conf(rockchip, bus, devfn, where, size, val);
399}
400
401static struct pci_ops rockchip_pcie_ops = {
402 .read = rockchip_pcie_rd_conf,
403 .write = rockchip_pcie_wr_conf,
404};
405
406/**
407 * rockchip_pcie_init_port - Initialize hardware
408 * @rockchip: PCIe port information
409 */
410static int rockchip_pcie_init_port(struct rockchip_pcie *rockchip)
411{
412 struct device *dev = rockchip->dev;
413 int err;
414 u32 status;
415 unsigned long timeout;
416
417 gpiod_set_value(rockchip->ep_gpio, 0);
418
Shawn Lin31a3a7b2016-11-10 11:14:37 -0600419 err = reset_control_assert(rockchip->aclk_rst);
420 if (err) {
421 dev_err(dev, "assert aclk_rst err %d\n", err);
422 return err;
423 }
424
425 err = reset_control_assert(rockchip->pclk_rst);
426 if (err) {
427 dev_err(dev, "assert pclk_rst err %d\n", err);
428 return err;
429 }
430
431 err = reset_control_assert(rockchip->pm_rst);
432 if (err) {
433 dev_err(dev, "assert pm_rst err %d\n", err);
434 return err;
435 }
436
437 udelay(10);
438
439 err = reset_control_deassert(rockchip->pm_rst);
440 if (err) {
441 dev_err(dev, "deassert pm_rst err %d\n", err);
442 return err;
443 }
444
445 err = reset_control_deassert(rockchip->aclk_rst);
446 if (err) {
447 dev_err(dev, "deassert mgmt_sticky_rst err %d\n", err);
448 return err;
449 }
450
451 err = reset_control_deassert(rockchip->pclk_rst);
452 if (err) {
453 dev_err(dev, "deassert mgmt_sticky_rst err %d\n", err);
454 return err;
455 }
456
Shawn Line77f8472016-09-03 11:41:09 -0500457 err = phy_init(rockchip->phy);
458 if (err < 0) {
459 dev_err(dev, "fail to init phy, err %d\n", err);
460 return err;
461 }
462
463 err = reset_control_assert(rockchip->core_rst);
464 if (err) {
465 dev_err(dev, "assert core_rst err %d\n", err);
466 return err;
467 }
468
469 err = reset_control_assert(rockchip->mgmt_rst);
470 if (err) {
471 dev_err(dev, "assert mgmt_rst err %d\n", err);
472 return err;
473 }
474
475 err = reset_control_assert(rockchip->mgmt_sticky_rst);
476 if (err) {
477 dev_err(dev, "assert mgmt_sticky_rst err %d\n", err);
478 return err;
479 }
480
481 err = reset_control_assert(rockchip->pipe_rst);
482 if (err) {
483 dev_err(dev, "assert pipe_rst err %d\n", err);
484 return err;
485 }
486
487 rockchip_pcie_write(rockchip,
488 PCIE_CLIENT_CONF_ENABLE |
489 PCIE_CLIENT_LINK_TRAIN_ENABLE |
490 PCIE_CLIENT_ARI_ENABLE |
491 PCIE_CLIENT_CONF_LANE_NUM(rockchip->lanes) |
492 PCIE_CLIENT_MODE_RC |
493 PCIE_CLIENT_GEN_SEL_2,
494 PCIE_CLIENT_CONFIG);
495
496 err = phy_power_on(rockchip->phy);
497 if (err) {
498 dev_err(dev, "fail to power on phy, err %d\n", err);
499 return err;
500 }
501
Shawn Lin58c69902016-09-23 10:05:59 +0800502 /*
503 * Please don't reorder the deassert sequence of the following
504 * four reset pins.
505 */
506 err = reset_control_deassert(rockchip->mgmt_sticky_rst);
507 if (err) {
508 dev_err(dev, "deassert mgmt_sticky_rst err %d\n", err);
509 return err;
510 }
511
Shawn Line77f8472016-09-03 11:41:09 -0500512 err = reset_control_deassert(rockchip->core_rst);
513 if (err) {
514 dev_err(dev, "deassert core_rst err %d\n", err);
515 return err;
516 }
517
518 err = reset_control_deassert(rockchip->mgmt_rst);
519 if (err) {
520 dev_err(dev, "deassert mgmt_rst err %d\n", err);
521 return err;
522 }
523
Shawn Line77f8472016-09-03 11:41:09 -0500524 err = reset_control_deassert(rockchip->pipe_rst);
525 if (err) {
526 dev_err(dev, "deassert pipe_rst err %d\n", err);
527 return err;
528 }
529
530 /*
531 * We need to read/write PCIE_RC_CONFIG_L1_SUBSTATE_CTRL2 before
532 * enabling ASPM. Otherwise L1PwrOnSc and L1PwrOnVal isn't
533 * reliable and enabling ASPM doesn't work. This is a controller
534 * bug we need to work around.
535 */
536 status = rockchip_pcie_read(rockchip, PCIE_RC_CONFIG_L1_SUBSTATE_CTRL2);
537 rockchip_pcie_write(rockchip, status, PCIE_RC_CONFIG_L1_SUBSTATE_CTRL2);
538
Shawn Linca198902016-10-04 12:20:22 -0500539 /* Fix the transmitted FTS count desired to exit from L0s. */
540 status = rockchip_pcie_read(rockchip, PCIE_CORE_CTRL_PLC1);
Brian Norris090cce62016-12-07 15:06:00 -0600541 status = (status & ~PCIE_CORE_CTRL_PLC1_FTS_MASK) |
Shawn Linca198902016-10-04 12:20:22 -0500542 (PCIE_CORE_CTRL_PLC1_FTS_CNT << PCIE_CORE_CTRL_PLC1_FTS_SHIFT);
543 rockchip_pcie_write(rockchip, status, PCIE_CORE_CTRL_PLC1);
544
Shawn Line77f8472016-09-03 11:41:09 -0500545 /* Enable Gen1 training */
546 rockchip_pcie_write(rockchip, PCIE_CLIENT_LINK_TRAIN_ENABLE,
547 PCIE_CLIENT_CONFIG);
548
549 gpiod_set_value(rockchip->ep_gpio, 1);
550
551 /* 500ms timeout value should be enough for Gen1/2 training */
552 timeout = jiffies + msecs_to_jiffies(500);
553
554 for (;;) {
555 status = rockchip_pcie_read(rockchip,
556 PCIE_CLIENT_BASIC_STATUS1);
557 if ((status & PCIE_CLIENT_LINK_STATUS_MASK) ==
558 PCIE_CLIENT_LINK_STATUS_UP) {
559 dev_dbg(dev, "PCIe link training gen1 pass!\n");
560 break;
561 }
562
563 if (time_after(jiffies, timeout)) {
564 dev_err(dev, "PCIe link training gen1 timeout!\n");
565 return -ETIMEDOUT;
566 }
567
568 msleep(20);
569 }
570
571 /*
572 * Enable retrain for gen2. This should be configured only after
573 * gen1 finished.
574 */
575 status = rockchip_pcie_read(rockchip, PCIE_RC_CONFIG_LCS);
576 status |= PCIE_RC_CONFIG_LCS_RETRAIN_LINK;
577 rockchip_pcie_write(rockchip, status, PCIE_RC_CONFIG_LCS);
578
579 timeout = jiffies + msecs_to_jiffies(500);
580 for (;;) {
581 status = rockchip_pcie_read(rockchip, PCIE_CORE_CTRL);
582 if ((status & PCIE_CORE_PL_CONF_SPEED_MASK) ==
583 PCIE_CORE_PL_CONF_SPEED_5G) {
584 dev_dbg(dev, "PCIe link training gen2 pass!\n");
585 break;
586 }
587
588 if (time_after(jiffies, timeout)) {
589 dev_dbg(dev, "PCIe link training gen2 timeout, fall back to gen1!\n");
590 break;
591 }
592
593 msleep(20);
594 }
595
596 /* Check the final link width from negotiated lane counter from MGMT */
597 status = rockchip_pcie_read(rockchip, PCIE_CORE_CTRL);
Shawn Lin6e4bcf82016-12-07 15:05:59 -0600598 status = 0x1 << ((status & PCIE_CORE_PL_CONF_LANE_MASK) >>
599 PCIE_CORE_PL_CONF_LANE_SHIFT);
Shawn Line77f8472016-09-03 11:41:09 -0500600 dev_dbg(dev, "current link width is x%d\n", status);
601
602 rockchip_pcie_write(rockchip, ROCKCHIP_VENDOR_ID,
603 PCIE_RC_CONFIG_VENDOR);
604 rockchip_pcie_write(rockchip,
605 PCI_CLASS_BRIDGE_PCI << PCIE_RC_CONFIG_SCC_SHIFT,
606 PCIE_RC_CONFIG_RID_CCR);
607 rockchip_pcie_write(rockchip, 0x0, PCIE_RC_BAR_CONF);
608
609 rockchip_pcie_write(rockchip,
610 (RC_REGION_0_ADDR_TRANS_L + RC_REGION_0_PASS_BITS),
611 PCIE_CORE_OB_REGION_ADDR0);
612 rockchip_pcie_write(rockchip, RC_REGION_0_ADDR_TRANS_H,
613 PCIE_CORE_OB_REGION_ADDR1);
614 rockchip_pcie_write(rockchip, 0x0080000a, PCIE_CORE_OB_REGION_DESC0);
615 rockchip_pcie_write(rockchip, 0x0, PCIE_CORE_OB_REGION_DESC1);
616
617 return 0;
618}
619
620static irqreturn_t rockchip_pcie_subsys_irq_handler(int irq, void *arg)
621{
622 struct rockchip_pcie *rockchip = arg;
623 struct device *dev = rockchip->dev;
624 u32 reg;
625 u32 sub_reg;
626
627 reg = rockchip_pcie_read(rockchip, PCIE_CLIENT_INT_STATUS);
628 if (reg & PCIE_CLIENT_INT_LOCAL) {
629 dev_dbg(dev, "local interrupt received\n");
630 sub_reg = rockchip_pcie_read(rockchip, PCIE_CORE_INT_STATUS);
631 if (sub_reg & PCIE_CORE_INT_PRFPE)
632 dev_dbg(dev, "parity error detected while reading from the PNP receive FIFO RAM\n");
633
634 if (sub_reg & PCIE_CORE_INT_CRFPE)
635 dev_dbg(dev, "parity error detected while reading from the Completion Receive FIFO RAM\n");
636
637 if (sub_reg & PCIE_CORE_INT_RRPE)
638 dev_dbg(dev, "parity error detected while reading from replay buffer RAM\n");
639
640 if (sub_reg & PCIE_CORE_INT_PRFO)
641 dev_dbg(dev, "overflow occurred in the PNP receive FIFO\n");
642
643 if (sub_reg & PCIE_CORE_INT_CRFO)
644 dev_dbg(dev, "overflow occurred in the completion receive FIFO\n");
645
646 if (sub_reg & PCIE_CORE_INT_RT)
647 dev_dbg(dev, "replay timer timed out\n");
648
649 if (sub_reg & PCIE_CORE_INT_RTR)
650 dev_dbg(dev, "replay timer rolled over after 4 transmissions of the same TLP\n");
651
652 if (sub_reg & PCIE_CORE_INT_PE)
653 dev_dbg(dev, "phy error detected on receive side\n");
654
655 if (sub_reg & PCIE_CORE_INT_MTR)
656 dev_dbg(dev, "malformed TLP received from the link\n");
657
658 if (sub_reg & PCIE_CORE_INT_UCR)
659 dev_dbg(dev, "malformed TLP received from the link\n");
660
661 if (sub_reg & PCIE_CORE_INT_FCE)
662 dev_dbg(dev, "an error was observed in the flow control advertisements from the other side\n");
663
664 if (sub_reg & PCIE_CORE_INT_CT)
665 dev_dbg(dev, "a request timed out waiting for completion\n");
666
667 if (sub_reg & PCIE_CORE_INT_UTC)
668 dev_dbg(dev, "unmapped TC error\n");
669
670 if (sub_reg & PCIE_CORE_INT_MMVC)
671 dev_dbg(dev, "MSI mask register changes\n");
672
673 rockchip_pcie_write(rockchip, sub_reg, PCIE_CORE_INT_STATUS);
674 } else if (reg & PCIE_CLIENT_INT_PHY) {
675 dev_dbg(dev, "phy link changes\n");
Rajat Jain277743e2016-09-22 17:50:42 -0700676 rockchip_pcie_update_txcredit_mui(rockchip);
Shawn Line77f8472016-09-03 11:41:09 -0500677 rockchip_pcie_clr_bw_int(rockchip);
678 }
679
680 rockchip_pcie_write(rockchip, reg & PCIE_CLIENT_INT_LOCAL,
681 PCIE_CLIENT_INT_STATUS);
682
683 return IRQ_HANDLED;
684}
685
686static irqreturn_t rockchip_pcie_client_irq_handler(int irq, void *arg)
687{
688 struct rockchip_pcie *rockchip = arg;
689 struct device *dev = rockchip->dev;
690 u32 reg;
691
692 reg = rockchip_pcie_read(rockchip, PCIE_CLIENT_INT_STATUS);
693 if (reg & PCIE_CLIENT_INT_LEGACY_DONE)
694 dev_dbg(dev, "legacy done interrupt received\n");
695
696 if (reg & PCIE_CLIENT_INT_MSG)
697 dev_dbg(dev, "message done interrupt received\n");
698
699 if (reg & PCIE_CLIENT_INT_HOT_RST)
700 dev_dbg(dev, "hot reset interrupt received\n");
701
702 if (reg & PCIE_CLIENT_INT_DPA)
703 dev_dbg(dev, "dpa interrupt received\n");
704
705 if (reg & PCIE_CLIENT_INT_FATAL_ERR)
706 dev_dbg(dev, "fatal error interrupt received\n");
707
708 if (reg & PCIE_CLIENT_INT_NFATAL_ERR)
709 dev_dbg(dev, "no fatal error interrupt received\n");
710
711 if (reg & PCIE_CLIENT_INT_CORR_ERR)
712 dev_dbg(dev, "correctable error interrupt received\n");
713
714 if (reg & PCIE_CLIENT_INT_PHY)
715 dev_dbg(dev, "phy interrupt received\n");
716
717 rockchip_pcie_write(rockchip, reg & (PCIE_CLIENT_INT_LEGACY_DONE |
718 PCIE_CLIENT_INT_MSG | PCIE_CLIENT_INT_HOT_RST |
719 PCIE_CLIENT_INT_DPA | PCIE_CLIENT_INT_FATAL_ERR |
720 PCIE_CLIENT_INT_NFATAL_ERR |
721 PCIE_CLIENT_INT_CORR_ERR |
722 PCIE_CLIENT_INT_PHY),
723 PCIE_CLIENT_INT_STATUS);
724
725 return IRQ_HANDLED;
726}
727
728static void rockchip_pcie_legacy_int_handler(struct irq_desc *desc)
729{
730 struct irq_chip *chip = irq_desc_get_chip(desc);
731 struct rockchip_pcie *rockchip = irq_desc_get_handler_data(desc);
732 struct device *dev = rockchip->dev;
733 u32 reg;
734 u32 hwirq;
735 u32 virq;
736
737 chained_irq_enter(chip, desc);
738
739 reg = rockchip_pcie_read(rockchip, PCIE_CLIENT_INT_STATUS);
740 reg = (reg & PCIE_CLIENT_INTR_MASK) >> PCIE_CLIENT_INTR_SHIFT;
741
742 while (reg) {
743 hwirq = ffs(reg) - 1;
744 reg &= ~BIT(hwirq);
745
746 virq = irq_find_mapping(rockchip->irq_domain, hwirq);
747 if (virq)
748 generic_handle_irq(virq);
749 else
750 dev_err(dev, "unexpected IRQ, INT%d\n", hwirq);
751 }
752
753 chained_irq_exit(chip, desc);
754}
755
756
757/**
758 * rockchip_pcie_parse_dt - Parse Device Tree
759 * @rockchip: PCIe port information
760 *
761 * Return: '0' on success and error value on failure
762 */
763static int rockchip_pcie_parse_dt(struct rockchip_pcie *rockchip)
764{
765 struct device *dev = rockchip->dev;
766 struct platform_device *pdev = to_platform_device(dev);
767 struct device_node *node = dev->of_node;
768 struct resource *regs;
769 int irq;
770 int err;
771
772 regs = platform_get_resource_byname(pdev,
773 IORESOURCE_MEM,
774 "axi-base");
775 rockchip->reg_base = devm_ioremap_resource(dev, regs);
776 if (IS_ERR(rockchip->reg_base))
777 return PTR_ERR(rockchip->reg_base);
778
779 regs = platform_get_resource_byname(pdev,
780 IORESOURCE_MEM,
781 "apb-base");
782 rockchip->apb_base = devm_ioremap_resource(dev, regs);
783 if (IS_ERR(rockchip->apb_base))
784 return PTR_ERR(rockchip->apb_base);
785
786 rockchip->phy = devm_phy_get(dev, "pcie-phy");
787 if (IS_ERR(rockchip->phy)) {
788 if (PTR_ERR(rockchip->phy) != -EPROBE_DEFER)
789 dev_err(dev, "missing phy\n");
790 return PTR_ERR(rockchip->phy);
791 }
792
793 rockchip->lanes = 1;
794 err = of_property_read_u32(node, "num-lanes", &rockchip->lanes);
795 if (!err && (rockchip->lanes == 0 ||
796 rockchip->lanes == 3 ||
797 rockchip->lanes > 4)) {
798 dev_warn(dev, "invalid num-lanes, default to use one lane\n");
799 rockchip->lanes = 1;
800 }
801
802 rockchip->core_rst = devm_reset_control_get(dev, "core");
803 if (IS_ERR(rockchip->core_rst)) {
804 if (PTR_ERR(rockchip->core_rst) != -EPROBE_DEFER)
805 dev_err(dev, "missing core reset property in node\n");
806 return PTR_ERR(rockchip->core_rst);
807 }
808
809 rockchip->mgmt_rst = devm_reset_control_get(dev, "mgmt");
810 if (IS_ERR(rockchip->mgmt_rst)) {
811 if (PTR_ERR(rockchip->mgmt_rst) != -EPROBE_DEFER)
812 dev_err(dev, "missing mgmt reset property in node\n");
813 return PTR_ERR(rockchip->mgmt_rst);
814 }
815
816 rockchip->mgmt_sticky_rst = devm_reset_control_get(dev, "mgmt-sticky");
817 if (IS_ERR(rockchip->mgmt_sticky_rst)) {
818 if (PTR_ERR(rockchip->mgmt_sticky_rst) != -EPROBE_DEFER)
819 dev_err(dev, "missing mgmt-sticky reset property in node\n");
820 return PTR_ERR(rockchip->mgmt_sticky_rst);
821 }
822
823 rockchip->pipe_rst = devm_reset_control_get(dev, "pipe");
824 if (IS_ERR(rockchip->pipe_rst)) {
825 if (PTR_ERR(rockchip->pipe_rst) != -EPROBE_DEFER)
826 dev_err(dev, "missing pipe reset property in node\n");
827 return PTR_ERR(rockchip->pipe_rst);
828 }
829
Shawn Lin31a3a7b2016-11-10 11:14:37 -0600830 rockchip->pm_rst = devm_reset_control_get(dev, "pm");
831 if (IS_ERR(rockchip->pm_rst)) {
832 if (PTR_ERR(rockchip->pm_rst) != -EPROBE_DEFER)
833 dev_err(dev, "missing pm reset property in node\n");
834 return PTR_ERR(rockchip->pm_rst);
835 }
836
837 rockchip->pclk_rst = devm_reset_control_get(dev, "pclk");
838 if (IS_ERR(rockchip->pclk_rst)) {
839 if (PTR_ERR(rockchip->pclk_rst) != -EPROBE_DEFER)
840 dev_err(dev, "missing pclk reset property in node\n");
841 return PTR_ERR(rockchip->pclk_rst);
842 }
843
844 rockchip->aclk_rst = devm_reset_control_get(dev, "aclk");
845 if (IS_ERR(rockchip->aclk_rst)) {
846 if (PTR_ERR(rockchip->aclk_rst) != -EPROBE_DEFER)
847 dev_err(dev, "missing aclk reset property in node\n");
848 return PTR_ERR(rockchip->aclk_rst);
849 }
850
Shawn Line77f8472016-09-03 11:41:09 -0500851 rockchip->ep_gpio = devm_gpiod_get(dev, "ep", GPIOD_OUT_HIGH);
852 if (IS_ERR(rockchip->ep_gpio)) {
853 dev_err(dev, "missing ep-gpios property in node\n");
854 return PTR_ERR(rockchip->ep_gpio);
855 }
856
857 rockchip->aclk_pcie = devm_clk_get(dev, "aclk");
858 if (IS_ERR(rockchip->aclk_pcie)) {
859 dev_err(dev, "aclk clock not found\n");
860 return PTR_ERR(rockchip->aclk_pcie);
861 }
862
863 rockchip->aclk_perf_pcie = devm_clk_get(dev, "aclk-perf");
864 if (IS_ERR(rockchip->aclk_perf_pcie)) {
865 dev_err(dev, "aclk_perf clock not found\n");
866 return PTR_ERR(rockchip->aclk_perf_pcie);
867 }
868
869 rockchip->hclk_pcie = devm_clk_get(dev, "hclk");
870 if (IS_ERR(rockchip->hclk_pcie)) {
871 dev_err(dev, "hclk clock not found\n");
872 return PTR_ERR(rockchip->hclk_pcie);
873 }
874
875 rockchip->clk_pcie_pm = devm_clk_get(dev, "pm");
876 if (IS_ERR(rockchip->clk_pcie_pm)) {
877 dev_err(dev, "pm clock not found\n");
878 return PTR_ERR(rockchip->clk_pcie_pm);
879 }
880
881 irq = platform_get_irq_byname(pdev, "sys");
882 if (irq < 0) {
883 dev_err(dev, "missing sys IRQ resource\n");
884 return -EINVAL;
885 }
886
887 err = devm_request_irq(dev, irq, rockchip_pcie_subsys_irq_handler,
888 IRQF_SHARED, "pcie-sys", rockchip);
889 if (err) {
890 dev_err(dev, "failed to request PCIe subsystem IRQ\n");
891 return err;
892 }
893
894 irq = platform_get_irq_byname(pdev, "legacy");
895 if (irq < 0) {
896 dev_err(dev, "missing legacy IRQ resource\n");
897 return -EINVAL;
898 }
899
900 irq_set_chained_handler_and_data(irq,
901 rockchip_pcie_legacy_int_handler,
902 rockchip);
903
904 irq = platform_get_irq_byname(pdev, "client");
905 if (irq < 0) {
906 dev_err(dev, "missing client IRQ resource\n");
907 return -EINVAL;
908 }
909
910 err = devm_request_irq(dev, irq, rockchip_pcie_client_irq_handler,
911 IRQF_SHARED, "pcie-client", rockchip);
912 if (err) {
913 dev_err(dev, "failed to request PCIe client IRQ\n");
914 return err;
915 }
916
917 rockchip->vpcie3v3 = devm_regulator_get_optional(dev, "vpcie3v3");
918 if (IS_ERR(rockchip->vpcie3v3)) {
919 if (PTR_ERR(rockchip->vpcie3v3) == -EPROBE_DEFER)
920 return -EPROBE_DEFER;
921 dev_info(dev, "no vpcie3v3 regulator found\n");
922 }
923
924 rockchip->vpcie1v8 = devm_regulator_get_optional(dev, "vpcie1v8");
925 if (IS_ERR(rockchip->vpcie1v8)) {
926 if (PTR_ERR(rockchip->vpcie1v8) == -EPROBE_DEFER)
927 return -EPROBE_DEFER;
928 dev_info(dev, "no vpcie1v8 regulator found\n");
929 }
930
931 rockchip->vpcie0v9 = devm_regulator_get_optional(dev, "vpcie0v9");
932 if (IS_ERR(rockchip->vpcie0v9)) {
933 if (PTR_ERR(rockchip->vpcie0v9) == -EPROBE_DEFER)
934 return -EPROBE_DEFER;
935 dev_info(dev, "no vpcie0v9 regulator found\n");
936 }
937
938 return 0;
939}
940
941static int rockchip_pcie_set_vpcie(struct rockchip_pcie *rockchip)
942{
943 struct device *dev = rockchip->dev;
944 int err;
945
946 if (!IS_ERR(rockchip->vpcie3v3)) {
947 err = regulator_enable(rockchip->vpcie3v3);
948 if (err) {
949 dev_err(dev, "fail to enable vpcie3v3 regulator\n");
950 goto err_out;
951 }
952 }
953
954 if (!IS_ERR(rockchip->vpcie1v8)) {
955 err = regulator_enable(rockchip->vpcie1v8);
956 if (err) {
957 dev_err(dev, "fail to enable vpcie1v8 regulator\n");
958 goto err_disable_3v3;
959 }
960 }
961
962 if (!IS_ERR(rockchip->vpcie0v9)) {
963 err = regulator_enable(rockchip->vpcie0v9);
964 if (err) {
965 dev_err(dev, "fail to enable vpcie0v9 regulator\n");
966 goto err_disable_1v8;
967 }
968 }
969
970 return 0;
971
972err_disable_1v8:
973 if (!IS_ERR(rockchip->vpcie1v8))
974 regulator_disable(rockchip->vpcie1v8);
975err_disable_3v3:
976 if (!IS_ERR(rockchip->vpcie3v3))
977 regulator_disable(rockchip->vpcie3v3);
978err_out:
979 return err;
980}
981
982static void rockchip_pcie_enable_interrupts(struct rockchip_pcie *rockchip)
983{
984 rockchip_pcie_write(rockchip, (PCIE_CLIENT_INT_CLI << 16) &
985 (~PCIE_CLIENT_INT_CLI), PCIE_CLIENT_INT_MASK);
986 rockchip_pcie_write(rockchip, (u32)(~PCIE_CORE_INT),
987 PCIE_CORE_INT_MASK);
988
989 rockchip_pcie_enable_bw_int(rockchip);
990}
991
992static int rockchip_pcie_intx_map(struct irq_domain *domain, unsigned int irq,
993 irq_hw_number_t hwirq)
994{
995 irq_set_chip_and_handler(irq, &dummy_irq_chip, handle_simple_irq);
996 irq_set_chip_data(irq, domain->host_data);
997
998 return 0;
999}
1000
1001static const struct irq_domain_ops intx_domain_ops = {
1002 .map = rockchip_pcie_intx_map,
1003};
1004
1005static int rockchip_pcie_init_irq_domain(struct rockchip_pcie *rockchip)
1006{
1007 struct device *dev = rockchip->dev;
1008 struct device_node *intc = of_get_next_child(dev->of_node, NULL);
1009
1010 if (!intc) {
1011 dev_err(dev, "missing child interrupt-controller node\n");
1012 return -EINVAL;
1013 }
1014
1015 rockchip->irq_domain = irq_domain_add_linear(intc, 4,
1016 &intx_domain_ops, rockchip);
1017 if (!rockchip->irq_domain) {
1018 dev_err(dev, "failed to get a INTx IRQ domain\n");
1019 return -EINVAL;
1020 }
1021
1022 return 0;
1023}
1024
1025static int rockchip_pcie_prog_ob_atu(struct rockchip_pcie *rockchip,
1026 int region_no, int type, u8 num_pass_bits,
1027 u32 lower_addr, u32 upper_addr)
1028{
1029 u32 ob_addr_0;
1030 u32 ob_addr_1;
1031 u32 ob_desc_0;
1032 u32 aw_offset;
1033
1034 if (region_no >= MAX_AXI_WRAPPER_REGION_NUM)
1035 return -EINVAL;
1036 if (num_pass_bits + 1 < 8)
1037 return -EINVAL;
1038 if (num_pass_bits > 63)
1039 return -EINVAL;
1040 if (region_no == 0) {
1041 if (AXI_REGION_0_SIZE < (2ULL << num_pass_bits))
Dan Carpenter08015ee2016-10-12 07:14:09 -05001042 return -EINVAL;
Shawn Line77f8472016-09-03 11:41:09 -05001043 }
1044 if (region_no != 0) {
1045 if (AXI_REGION_SIZE < (2ULL << num_pass_bits))
1046 return -EINVAL;
1047 }
1048
1049 aw_offset = (region_no << OB_REG_SIZE_SHIFT);
1050
1051 ob_addr_0 = num_pass_bits & PCIE_CORE_OB_REGION_ADDR0_NUM_BITS;
1052 ob_addr_0 |= lower_addr & PCIE_CORE_OB_REGION_ADDR0_LO_ADDR;
1053 ob_addr_1 = upper_addr;
1054 ob_desc_0 = (1 << 23 | type);
1055
1056 rockchip_pcie_write(rockchip, ob_addr_0,
1057 PCIE_CORE_OB_REGION_ADDR0 + aw_offset);
1058 rockchip_pcie_write(rockchip, ob_addr_1,
1059 PCIE_CORE_OB_REGION_ADDR1 + aw_offset);
1060 rockchip_pcie_write(rockchip, ob_desc_0,
1061 PCIE_CORE_OB_REGION_DESC0 + aw_offset);
1062 rockchip_pcie_write(rockchip, 0,
1063 PCIE_CORE_OB_REGION_DESC1 + aw_offset);
1064
1065 return 0;
1066}
1067
1068static int rockchip_pcie_prog_ib_atu(struct rockchip_pcie *rockchip,
1069 int region_no, u8 num_pass_bits,
1070 u32 lower_addr, u32 upper_addr)
1071{
1072 u32 ib_addr_0;
1073 u32 ib_addr_1;
1074 u32 aw_offset;
1075
1076 if (region_no > MAX_AXI_IB_ROOTPORT_REGION_NUM)
1077 return -EINVAL;
1078 if (num_pass_bits + 1 < MIN_AXI_ADDR_BITS_PASSED)
1079 return -EINVAL;
1080 if (num_pass_bits > 63)
1081 return -EINVAL;
1082
1083 aw_offset = (region_no << IB_ROOT_PORT_REG_SIZE_SHIFT);
1084
1085 ib_addr_0 = num_pass_bits & PCIE_CORE_IB_REGION_ADDR0_NUM_BITS;
1086 ib_addr_0 |= (lower_addr << 8) & PCIE_CORE_IB_REGION_ADDR0_LO_ADDR;
1087 ib_addr_1 = upper_addr;
1088
1089 rockchip_pcie_write(rockchip, ib_addr_0, PCIE_RP_IB_ADDR0 + aw_offset);
1090 rockchip_pcie_write(rockchip, ib_addr_1, PCIE_RP_IB_ADDR1 + aw_offset);
1091
1092 return 0;
1093}
1094
1095static int rockchip_pcie_probe(struct platform_device *pdev)
1096{
1097 struct rockchip_pcie *rockchip;
1098 struct device *dev = &pdev->dev;
1099 struct pci_bus *bus, *child;
1100 struct resource_entry *win;
1101 resource_size_t io_base;
1102 struct resource *mem;
1103 struct resource *io;
1104 phys_addr_t io_bus_addr = 0;
1105 u32 io_size;
1106 phys_addr_t mem_bus_addr = 0;
1107 u32 mem_size = 0;
1108 int reg_no;
1109 int err;
1110 int offset;
1111
1112 LIST_HEAD(res);
1113
1114 if (!dev->of_node)
1115 return -ENODEV;
1116
1117 rockchip = devm_kzalloc(dev, sizeof(*rockchip), GFP_KERNEL);
1118 if (!rockchip)
1119 return -ENOMEM;
1120
1121 rockchip->dev = dev;
1122
1123 err = rockchip_pcie_parse_dt(rockchip);
1124 if (err)
1125 return err;
1126
1127 err = clk_prepare_enable(rockchip->aclk_pcie);
1128 if (err) {
1129 dev_err(dev, "unable to enable aclk_pcie clock\n");
1130 goto err_aclk_pcie;
1131 }
1132
1133 err = clk_prepare_enable(rockchip->aclk_perf_pcie);
1134 if (err) {
1135 dev_err(dev, "unable to enable aclk_perf_pcie clock\n");
1136 goto err_aclk_perf_pcie;
1137 }
1138
1139 err = clk_prepare_enable(rockchip->hclk_pcie);
1140 if (err) {
1141 dev_err(dev, "unable to enable hclk_pcie clock\n");
1142 goto err_hclk_pcie;
1143 }
1144
1145 err = clk_prepare_enable(rockchip->clk_pcie_pm);
1146 if (err) {
1147 dev_err(dev, "unable to enable hclk_pcie clock\n");
1148 goto err_pcie_pm;
1149 }
1150
1151 err = rockchip_pcie_set_vpcie(rockchip);
1152 if (err) {
1153 dev_err(dev, "failed to set vpcie regulator\n");
1154 goto err_set_vpcie;
1155 }
1156
1157 err = rockchip_pcie_init_port(rockchip);
1158 if (err)
1159 goto err_vpcie;
1160
Shawn Line77f8472016-09-03 11:41:09 -05001161 rockchip_pcie_enable_interrupts(rockchip);
1162
1163 err = rockchip_pcie_init_irq_domain(rockchip);
1164 if (err < 0)
1165 goto err_vpcie;
1166
1167 err = of_pci_get_host_bridge_resources(dev->of_node, 0, 0xff,
1168 &res, &io_base);
1169 if (err)
1170 goto err_vpcie;
1171
1172 err = devm_request_pci_bus_resources(dev, &res);
1173 if (err)
1174 goto err_vpcie;
1175
1176 /* Get the I/O and memory ranges from DT */
1177 io_size = 0;
1178 resource_list_for_each_entry(win, &res) {
1179 switch (resource_type(win->res)) {
1180 case IORESOURCE_IO:
1181 io = win->res;
1182 io->name = "I/O";
1183 io_size = resource_size(io);
1184 io_bus_addr = io->start - win->offset;
1185 err = pci_remap_iospace(io, io_base);
1186 if (err) {
1187 dev_warn(dev, "error %d: failed to map resource %pR\n",
1188 err, io);
1189 continue;
1190 }
1191 break;
1192 case IORESOURCE_MEM:
1193 mem = win->res;
1194 mem->name = "MEM";
1195 mem_size = resource_size(mem);
1196 mem_bus_addr = mem->start - win->offset;
1197 break;
1198 case IORESOURCE_BUS:
1199 rockchip->root_bus_nr = win->res->start;
1200 break;
1201 default:
1202 continue;
1203 }
1204 }
1205
1206 if (mem_size) {
1207 for (reg_no = 0; reg_no < (mem_size >> 20); reg_no++) {
1208 err = rockchip_pcie_prog_ob_atu(rockchip, reg_no + 1,
1209 AXI_WRAPPER_MEM_WRITE,
1210 20 - 1,
1211 mem_bus_addr +
1212 (reg_no << 20),
1213 0);
1214 if (err) {
1215 dev_err(dev, "program RC mem outbound ATU failed\n");
1216 goto err_vpcie;
1217 }
1218 }
1219 }
1220
1221 err = rockchip_pcie_prog_ib_atu(rockchip, 2, 32 - 1, 0x0, 0);
1222 if (err) {
1223 dev_err(dev, "program RC mem inbound ATU failed\n");
1224 goto err_vpcie;
1225 }
1226
1227 offset = mem_size >> 20;
1228
1229 if (io_size) {
1230 for (reg_no = 0; reg_no < (io_size >> 20); reg_no++) {
1231 err = rockchip_pcie_prog_ob_atu(rockchip,
1232 reg_no + 1 + offset,
1233 AXI_WRAPPER_IO_WRITE,
1234 20 - 1,
1235 io_bus_addr +
1236 (reg_no << 20),
1237 0);
1238 if (err) {
1239 dev_err(dev, "program RC io outbound ATU failed\n");
1240 goto err_vpcie;
1241 }
1242 }
1243 }
1244
1245 bus = pci_scan_root_bus(&pdev->dev, 0, &rockchip_pcie_ops, rockchip, &res);
1246 if (!bus) {
1247 err = -ENOMEM;
1248 goto err_vpcie;
1249 }
1250
1251 pci_bus_size_bridges(bus);
1252 pci_bus_assign_resources(bus);
1253 list_for_each_entry(child, &bus->children, node)
1254 pcie_bus_configure_settings(child);
1255
1256 pci_bus_add_devices(bus);
1257
1258 dev_warn(dev, "only 32-bit config accesses supported; smaller writes may corrupt adjacent RW1C fields\n");
1259
1260 return err;
1261
1262err_vpcie:
1263 if (!IS_ERR(rockchip->vpcie3v3))
1264 regulator_disable(rockchip->vpcie3v3);
1265 if (!IS_ERR(rockchip->vpcie1v8))
1266 regulator_disable(rockchip->vpcie1v8);
1267 if (!IS_ERR(rockchip->vpcie0v9))
1268 regulator_disable(rockchip->vpcie0v9);
1269err_set_vpcie:
1270 clk_disable_unprepare(rockchip->clk_pcie_pm);
1271err_pcie_pm:
1272 clk_disable_unprepare(rockchip->hclk_pcie);
1273err_hclk_pcie:
1274 clk_disable_unprepare(rockchip->aclk_perf_pcie);
1275err_aclk_perf_pcie:
1276 clk_disable_unprepare(rockchip->aclk_pcie);
1277err_aclk_pcie:
1278 return err;
1279}
1280
1281static const struct of_device_id rockchip_pcie_of_match[] = {
1282 { .compatible = "rockchip,rk3399-pcie", },
1283 {}
1284};
1285
1286static struct platform_driver rockchip_pcie_driver = {
1287 .driver = {
1288 .name = "rockchip-pcie",
1289 .of_match_table = rockchip_pcie_of_match,
1290 },
1291 .probe = rockchip_pcie_probe,
1292
1293};
1294builtin_platform_driver(rockchip_pcie_driver);