blob: 21bc5a3a4c890756105cba931bb4798aa8b01071 [file] [log] [blame]
H. Peter Anvin1965aae2008-10-22 22:26:29 -07001#ifndef _ASM_X86_MCE_H
2#define _ASM_X86_MCE_H
Thomas Gleixnere2f43022007-10-17 18:04:40 +02003
David Howellsaf170c52012-12-14 22:37:13 +00004#include <uapi/asm/mce.h>
Thomas Gleixnere2f43022007-10-17 18:04:40 +02005
Borislav Petkovf51bde62012-12-21 17:03:58 +01006/*
7 * Machine Check support for x86
8 */
9
10/* MCG_CAP register defines */
11#define MCG_BANKCNT_MASK 0xff /* Number of Banks */
12#define MCG_CTL_P (1ULL<<8) /* MCG_CTL register available */
13#define MCG_EXT_P (1ULL<<9) /* Extended registers available */
14#define MCG_CMCI_P (1ULL<<10) /* CMCI supported */
15#define MCG_EXT_CNT_MASK 0xff0000 /* Number of Extended registers */
16#define MCG_EXT_CNT_SHIFT 16
17#define MCG_EXT_CNT(c) (((c) & MCG_EXT_CNT_MASK) >> MCG_EXT_CNT_SHIFT)
18#define MCG_SER_P (1ULL<<24) /* MCA recovery/new status bits */
Chen, Gong4b3db702013-10-21 14:29:25 -070019#define MCG_ELOG_P (1ULL<<26) /* Extended error log supported */
Ashok Rajbc12edb2015-06-04 18:55:22 +020020#define MCG_LMCE_P (1ULL<<27) /* Local machine check supported */
Borislav Petkovf51bde62012-12-21 17:03:58 +010021
22/* MCG_STATUS register defines */
23#define MCG_STATUS_RIPV (1ULL<<0) /* restart ip valid */
24#define MCG_STATUS_EIPV (1ULL<<1) /* ip points to correct instruction */
25#define MCG_STATUS_MCIP (1ULL<<2) /* machine check in progress */
Ashok Rajbc12edb2015-06-04 18:55:22 +020026#define MCG_STATUS_LMCES (1ULL<<3) /* LMCE signaled */
27
28/* MCG_EXT_CTL register defines */
29#define MCG_EXT_CTL_LMCE_EN (1ULL<<0) /* Enable LMCE */
Borislav Petkovf51bde62012-12-21 17:03:58 +010030
31/* MCi_STATUS register defines */
32#define MCI_STATUS_VAL (1ULL<<63) /* valid error */
33#define MCI_STATUS_OVER (1ULL<<62) /* previous errors lost */
34#define MCI_STATUS_UC (1ULL<<61) /* uncorrected error */
35#define MCI_STATUS_EN (1ULL<<60) /* error enabled */
36#define MCI_STATUS_MISCV (1ULL<<59) /* misc error reg. valid */
37#define MCI_STATUS_ADDRV (1ULL<<58) /* addr reg. valid */
38#define MCI_STATUS_PCC (1ULL<<57) /* processor context corrupt */
39#define MCI_STATUS_S (1ULL<<56) /* Signaled machine check */
40#define MCI_STATUS_AR (1ULL<<55) /* Action required */
Tony Luck0ca06c02013-07-24 13:54:20 -070041
Chen Yuconge3480272014-11-18 10:09:19 +080042/* AMD-specific bits */
Yazen Ghannamdb819d62016-09-12 09:59:28 +020043#define MCI_STATUS_TCC (1ULL<<55) /* Task context corrupt */
44#define MCI_STATUS_SYNDV (1ULL<<53) /* synd reg. valid */
Aravind Gopalakrishnan2cd3b5f2016-03-07 14:02:20 +010045#define MCI_STATUS_DEFERRED (1ULL<<44) /* uncorrected error, deferred exception */
Chen Yuconge3480272014-11-18 10:09:19 +080046#define MCI_STATUS_POISON (1ULL<<43) /* access poisonous data */
Aravind Gopalakrishnanbe0aec22016-03-07 14:02:18 +010047
48/*
49 * McaX field if set indicates a given bank supports MCA extensions:
50 * - Deferred error interrupt type is specifiable by bank.
51 * - MCx_MISC0[BlkPtr] field indicates presence of extended MISC registers,
52 * But should not be used to determine MSR numbers.
53 * - TCC bit is present in MCx_STATUS.
54 */
55#define MCI_CONFIG_MCAX 0x1
56#define MCI_IPID_MCATYPE 0xFFFF0000
57#define MCI_IPID_HWID 0xFFF
Chen Yuconge3480272014-11-18 10:09:19 +080058
Tony Luck0ca06c02013-07-24 13:54:20 -070059/*
60 * Note that the full MCACOD field of IA32_MCi_STATUS MSR is
61 * bits 15:0. But bit 12 is the 'F' bit, defined for corrected
62 * errors to indicate that errors are being filtered by hardware.
63 * We should mask out bit 12 when looking for specific signatures
64 * of uncorrected errors - so the F bit is deliberately skipped
65 * in this #define.
66 */
67#define MCACOD 0xefff /* MCA Error Code */
Borislav Petkovf51bde62012-12-21 17:03:58 +010068
69/* Architecturally defined codes from SDM Vol. 3B Chapter 15 */
70#define MCACOD_SCRUB 0x00C0 /* 0xC0-0xCF Memory Scrubbing */
Tony Luck0ca06c02013-07-24 13:54:20 -070071#define MCACOD_SCRUBMSK 0xeff0 /* Skip bit 12 ('F' bit) */
Borislav Petkovf51bde62012-12-21 17:03:58 +010072#define MCACOD_L3WB 0x017A /* L3 Explicit Writeback */
73#define MCACOD_DATA 0x0134 /* Data Load */
74#define MCACOD_INSTR 0x0150 /* Instruction Fetch */
75
76/* MCi_MISC register defines */
77#define MCI_MISC_ADDR_LSB(m) ((m) & 0x3f)
78#define MCI_MISC_ADDR_MODE(m) (((m) >> 6) & 7)
79#define MCI_MISC_ADDR_SEGOFF 0 /* segment offset */
80#define MCI_MISC_ADDR_LINEAR 1 /* linear address */
81#define MCI_MISC_ADDR_PHYS 2 /* physical address */
82#define MCI_MISC_ADDR_MEM 3 /* memory address */
83#define MCI_MISC_ADDR_GENERIC 7 /* generic */
84
85/* CTL2 register defines */
86#define MCI_CTL2_CMCI_EN (1ULL << 30)
87#define MCI_CTL2_CMCI_THRESHOLD_MASK 0x7fffULL
88
89#define MCJ_CTX_MASK 3
90#define MCJ_CTX(flags) ((flags) & MCJ_CTX_MASK)
91#define MCJ_CTX_RANDOM 0 /* inject context: random */
92#define MCJ_CTX_PROCESS 0x1 /* inject context: process */
93#define MCJ_CTX_IRQ 0x2 /* inject context: IRQ */
94#define MCJ_NMI_BROADCAST 0x4 /* do NMI broadcasting */
95#define MCJ_EXCEPTION 0x8 /* raise as exception */
Mathias Krausea9093682013-06-04 20:54:14 +020096#define MCJ_IRQ_BROADCAST 0x10 /* do IRQ broadcasting */
Borislav Petkovf51bde62012-12-21 17:03:58 +010097
98#define MCE_OVERFLOW 0 /* bit 0 in flags means overflow */
99
100/* Software defined banks */
101#define MCE_EXTENDED_BANK 128
102#define MCE_THERMAL_BANK (MCE_EXTENDED_BANK + 0)
Borislav Petkovf51bde62012-12-21 17:03:58 +0100103
104#define MCE_LOG_LEN 32
105#define MCE_LOG_SIGNATURE "MACHINECHECK"
106
Aravind Gopalakrishnanadc53f22016-03-07 14:02:17 +0100107/* AMD Scalable MCA */
Yazen Ghannama9750a32016-04-30 14:33:54 +0200108#define MSR_AMD64_SMCA_MC0_CTL 0xc0002000
109#define MSR_AMD64_SMCA_MC0_STATUS 0xc0002001
110#define MSR_AMD64_SMCA_MC0_ADDR 0xc0002002
Aravind Gopalakrishnan8dd1e172016-03-07 14:02:19 +0100111#define MSR_AMD64_SMCA_MC0_MISC0 0xc0002003
Aravind Gopalakrishnanadc53f22016-03-07 14:02:17 +0100112#define MSR_AMD64_SMCA_MC0_CONFIG 0xc0002004
Aravind Gopalakrishnanbe0aec22016-03-07 14:02:18 +0100113#define MSR_AMD64_SMCA_MC0_IPID 0xc0002005
Yazen Ghannamdb819d62016-09-12 09:59:28 +0200114#define MSR_AMD64_SMCA_MC0_SYND 0xc0002006
Yazen Ghannam34102002016-05-11 14:58:23 +0200115#define MSR_AMD64_SMCA_MC0_DESTAT 0xc0002008
116#define MSR_AMD64_SMCA_MC0_DEADDR 0xc0002009
Aravind Gopalakrishnan8dd1e172016-03-07 14:02:19 +0100117#define MSR_AMD64_SMCA_MC0_MISC1 0xc000200a
Yazen Ghannama9750a32016-04-30 14:33:54 +0200118#define MSR_AMD64_SMCA_MCx_CTL(x) (MSR_AMD64_SMCA_MC0_CTL + 0x10*(x))
119#define MSR_AMD64_SMCA_MCx_STATUS(x) (MSR_AMD64_SMCA_MC0_STATUS + 0x10*(x))
120#define MSR_AMD64_SMCA_MCx_ADDR(x) (MSR_AMD64_SMCA_MC0_ADDR + 0x10*(x))
Aravind Gopalakrishnan8dd1e172016-03-07 14:02:19 +0100121#define MSR_AMD64_SMCA_MCx_MISC(x) (MSR_AMD64_SMCA_MC0_MISC0 + 0x10*(x))
Aravind Gopalakrishnanadc53f22016-03-07 14:02:17 +0100122#define MSR_AMD64_SMCA_MCx_CONFIG(x) (MSR_AMD64_SMCA_MC0_CONFIG + 0x10*(x))
Aravind Gopalakrishnanbe0aec22016-03-07 14:02:18 +0100123#define MSR_AMD64_SMCA_MCx_IPID(x) (MSR_AMD64_SMCA_MC0_IPID + 0x10*(x))
Yazen Ghannamdb819d62016-09-12 09:59:28 +0200124#define MSR_AMD64_SMCA_MCx_SYND(x) (MSR_AMD64_SMCA_MC0_SYND + 0x10*(x))
Yazen Ghannam34102002016-05-11 14:58:23 +0200125#define MSR_AMD64_SMCA_MCx_DESTAT(x) (MSR_AMD64_SMCA_MC0_DESTAT + 0x10*(x))
126#define MSR_AMD64_SMCA_MCx_DEADDR(x) (MSR_AMD64_SMCA_MC0_DEADDR + 0x10*(x))
Aravind Gopalakrishnan8dd1e172016-03-07 14:02:19 +0100127#define MSR_AMD64_SMCA_MCx_MISCy(x, y) ((MSR_AMD64_SMCA_MC0_MISC1 + y) + (0x10*(x)))
Aravind Gopalakrishnanadc53f22016-03-07 14:02:17 +0100128
Borislav Petkovf51bde62012-12-21 17:03:58 +0100129/*
130 * This structure contains all data related to the MCE log. Also
131 * carries a signature to make it easier to find from external
132 * debugging tools. Each entry is only valid when its finished flag
133 * is set.
134 */
135struct mce_log {
136 char signature[12]; /* "MACHINECHECK" */
137 unsigned len; /* = MCE_LOG_LEN */
138 unsigned next;
139 unsigned flags;
140 unsigned recordlen; /* length of struct mce */
141 struct mce entry[MCE_LOG_LEN];
142};
Borislav Petkovd203f0b2012-10-15 18:03:57 +0200143
144struct mca_config {
145 bool dont_log_ce;
Borislav Petkov7af19e42012-10-15 20:25:17 +0200146 bool cmci_disabled;
Ashok Raj88d53862015-06-04 18:55:23 +0200147 bool lmce_disabled;
Borislav Petkov7af19e42012-10-15 20:25:17 +0200148 bool ignore_ce;
Borislav Petkov14625942012-10-17 12:05:33 +0200149 bool disabled;
150 bool ser;
Tony Luck0f68c082016-02-17 10:20:13 -0800151 bool recovery;
Borislav Petkov14625942012-10-17 12:05:33 +0200152 bool bios_cmci_threshold;
Borislav Petkovd203f0b2012-10-15 18:03:57 +0200153 u8 banks;
Borislav Petkov84c25592012-10-15 19:59:18 +0200154 s8 bootlog;
Borislav Petkovd203f0b2012-10-15 18:03:57 +0200155 int tolerant;
Borislav Petkov84c25592012-10-15 19:59:18 +0200156 int monarch_timeout;
Borislav Petkov7af19e42012-10-15 20:25:17 +0200157 int panic_timeout;
Borislav Petkov84c25592012-10-15 19:59:18 +0200158 u32 rip_msr;
Borislav Petkovd203f0b2012-10-15 18:03:57 +0200159};
160
Aravind Gopalakrishnanbf80bbd2015-03-23 10:42:52 -0500161struct mce_vendor_flags {
Aravind Gopalakrishnanc7f54d22015-10-30 13:11:37 +0100162 /*
163 * Indicates that overflow conditions are not fatal, when set.
164 */
165 __u64 overflow_recov : 1,
Aravind Gopalakrishnan7559e132015-05-06 06:58:55 -0500166
Aravind Gopalakrishnanc7f54d22015-10-30 13:11:37 +0100167 /*
168 * (AMD) SUCCOR stands for S/W UnCorrectable error COntainment and
169 * Recovery. It indicates support for data poisoning in HW and deferred
170 * error interrupts.
171 */
172 succor : 1,
173
174 /*
175 * (AMD) SMCA: This bit indicates support for Scalable MCA which expands
176 * the register space for each MCA bank and also increases number of
177 * banks. Also, to accommodate the new banks and registers, the MCA
178 * register space is moved to a new MSR range.
179 */
180 smca : 1,
181
182 __reserved_0 : 61;
Aravind Gopalakrishnanbf80bbd2015-03-23 10:42:52 -0500183};
Yazen Ghannama9750a32016-04-30 14:33:54 +0200184
185struct mca_msr_regs {
186 u32 (*ctl) (int bank);
187 u32 (*status) (int bank);
188 u32 (*addr) (int bank);
189 u32 (*misc) (int bank);
190};
191
Aravind Gopalakrishnanbf80bbd2015-03-23 10:42:52 -0500192extern struct mce_vendor_flags mce_flags;
193
Borislav Petkov7af19e42012-10-15 20:25:17 +0200194extern struct mca_config mca_cfg;
Yazen Ghannama9750a32016-04-30 14:33:54 +0200195extern struct mca_msr_regs msr_ops;
Borislav Petkoveef4dfa2015-08-12 18:29:38 +0200196extern void mce_register_decode_chain(struct notifier_block *nb);
Borislav Petkov3653ada2011-12-04 15:12:09 +0100197extern void mce_unregister_decode_chain(struct notifier_block *nb);
Alan Coxdf39a2e2010-01-04 16:17:21 +0000198
Hidetoshi Seto9e55e442009-06-15 17:22:15 +0900199#include <linux/percpu.h>
Arun Sharma600634972011-07-26 16:09:06 -0700200#include <linux/atomic.h>
Hidetoshi Seto9e55e442009-06-15 17:22:15 +0900201
Hidetoshi Setoc69783692009-06-15 17:22:49 +0900202extern int mce_p5_enabled;
Thomas Gleixnere2f43022007-10-17 18:04:40 +0200203
Hidetoshi Seto58995d22009-06-15 17:27:47 +0900204#ifdef CONFIG_X86_MCE
Yong Wanga2202aa2009-11-10 09:38:24 +0800205int mcheck_init(void);
Borislav Petkov5e099542009-10-16 12:31:32 +0200206void mcheck_cpu_init(struct cpuinfo_x86 *c);
Ashok Raj8838eb62015-08-12 18:29:40 +0200207void mcheck_cpu_clear(struct cpuinfo_x86 *c);
Aravind Gopalakrishnan43eaa2a2015-03-23 10:42:53 -0500208void mcheck_vendor_init_severity(void);
Hidetoshi Seto58995d22009-06-15 17:27:47 +0900209#else
Yong Wanga2202aa2009-11-10 09:38:24 +0800210static inline int mcheck_init(void) { return 0; }
Borislav Petkov5e099542009-10-16 12:31:32 +0200211static inline void mcheck_cpu_init(struct cpuinfo_x86 *c) {}
Ashok Raj8838eb62015-08-12 18:29:40 +0200212static inline void mcheck_cpu_clear(struct cpuinfo_x86 *c) {}
Aravind Gopalakrishnan43eaa2a2015-03-23 10:42:53 -0500213static inline void mcheck_vendor_init_severity(void) {}
Hidetoshi Seto58995d22009-06-15 17:27:47 +0900214#endif
215
Hidetoshi Seto9e55e442009-06-15 17:22:15 +0900216#ifdef CONFIG_X86_ANCIENT_MCE
217void intel_p5_mcheck_init(struct cpuinfo_x86 *c);
218void winchip_mcheck_init(struct cpuinfo_x86 *c);
Hidetoshi Setoc69783692009-06-15 17:22:49 +0900219static inline void enable_p5_mce(void) { mce_p5_enabled = 1; }
Hidetoshi Seto9e55e442009-06-15 17:22:15 +0900220#else
221static inline void intel_p5_mcheck_init(struct cpuinfo_x86 *c) {}
222static inline void winchip_mcheck_init(struct cpuinfo_x86 *c) {}
Hidetoshi Setoc69783692009-06-15 17:22:49 +0900223static inline void enable_p5_mce(void) {}
Hidetoshi Seto9e55e442009-06-15 17:22:15 +0900224#endif
225
Andi Kleenb5f2fa42009-02-12 13:43:22 +0100226void mce_setup(struct mce *m);
Thomas Gleixnere2f43022007-10-17 18:04:40 +0200227void mce_log(struct mce *m);
Greg Kroah-Hartmand6126ef2012-01-26 15:49:14 -0800228DECLARE_PER_CPU(struct device *, mce_device);
Thomas Gleixnere2f43022007-10-17 18:04:40 +0200229
Andi Kleen41fdff32009-02-12 13:49:30 +0100230/*
Andi Kleen3ccdccf2009-07-09 00:31:45 +0200231 * Maximum banks number.
232 * This is the limit of the current register layout on
233 * Intel CPUs.
Andi Kleen41fdff32009-02-12 13:49:30 +0100234 */
Andi Kleen3ccdccf2009-07-09 00:31:45 +0200235#define MAX_NR_BANKS 32
Andi Kleen41fdff32009-02-12 13:49:30 +0100236
Thomas Gleixnere2f43022007-10-17 18:04:40 +0200237#ifdef CONFIG_X86_MCE_INTEL
238void mce_intel_feature_init(struct cpuinfo_x86 *c);
Ashok Raj8838eb62015-08-12 18:29:40 +0200239void mce_intel_feature_clear(struct cpuinfo_x86 *c);
Andi Kleen88ccbed2009-02-12 13:49:36 +0100240void cmci_clear(void);
241void cmci_reenable(void);
Srivatsa S. Bhat7a0c8192013-03-20 15:31:29 +0530242void cmci_rediscover(void);
Andi Kleen88ccbed2009-02-12 13:49:36 +0100243void cmci_recheck(void);
Thomas Gleixnere2f43022007-10-17 18:04:40 +0200244#else
245static inline void mce_intel_feature_init(struct cpuinfo_x86 *c) { }
Ashok Raj8838eb62015-08-12 18:29:40 +0200246static inline void mce_intel_feature_clear(struct cpuinfo_x86 *c) { }
Andi Kleen88ccbed2009-02-12 13:49:36 +0100247static inline void cmci_clear(void) {}
248static inline void cmci_reenable(void) {}
Srivatsa S. Bhat7a0c8192013-03-20 15:31:29 +0530249static inline void cmci_rediscover(void) {}
Andi Kleen88ccbed2009-02-12 13:49:36 +0100250static inline void cmci_recheck(void) {}
Thomas Gleixnere2f43022007-10-17 18:04:40 +0200251#endif
252
253#ifdef CONFIG_X86_MCE_AMD
254void mce_amd_feature_init(struct cpuinfo_x86 *c);
255#else
256static inline void mce_amd_feature_init(struct cpuinfo_x86 *c) { }
257#endif
258
H. Peter Anvin38736072009-05-28 10:05:33 -0700259int mce_available(struct cpuinfo_x86 *c);
Andi Kleen88ccbed2009-02-12 13:49:36 +0100260
Andi Kleen01ca79f2009-05-27 21:56:52 +0200261DECLARE_PER_CPU(unsigned, mce_exception_count);
Andi Kleenca84f692009-05-27 21:56:57 +0200262DECLARE_PER_CPU(unsigned, mce_poll_count);
Andi Kleen01ca79f2009-05-27 21:56:52 +0200263
Andi Kleenee031c32009-02-12 13:49:34 +0100264typedef DECLARE_BITMAP(mce_banks_t, MAX_NR_BANKS);
265DECLARE_PER_CPU(mce_banks_t, mce_poll_banks);
266
Andi Kleenb79109c2009-02-12 13:43:23 +0100267enum mcp_flags {
Borislav Petkov3f2f0682015-01-13 15:08:51 +0100268 MCP_TIMESTAMP = BIT(0), /* log time stamp */
269 MCP_UC = BIT(1), /* log uncorrected errors */
270 MCP_DONTLOG = BIT(2), /* only clear, don't log */
Andi Kleenb79109c2009-02-12 13:43:23 +0100271};
Borislav Petkov3f2f0682015-01-13 15:08:51 +0100272bool machine_check_poll(enum mcp_flags flags, mce_banks_t *b);
Andi Kleenb79109c2009-02-12 13:43:23 +0100273
Andi Kleen9ff36ee2009-05-27 21:56:58 +0200274int mce_notify_irq(void);
Thomas Gleixnere2f43022007-10-17 18:04:40 +0200275
Andi Kleenea149b32009-04-29 19:31:00 +0200276DECLARE_PER_CPU(struct mce, injectm);
Luck, Tony66f5ddf2011-11-03 11:46:47 -0700277
278extern void register_mce_write_callback(ssize_t (*)(struct file *filp,
279 const char __user *ubuf,
280 size_t usize, loff_t *off));
Andi Kleenea149b32009-04-29 19:31:00 +0200281
Naveen N. Raoc3d1fb52013-07-01 21:08:47 +0530282/* Disable CMCI/polling for MCA bank claimed by firmware */
283extern void mce_disable_bank(int bank);
284
Hidetoshi Seto58995d22009-06-15 17:27:47 +0900285/*
286 * Exception handler
287 */
288
289/* Call the installed machine check handler for this CPU setup. */
290extern void (*machine_check_vector)(struct pt_regs *, long error_code);
291void do_machine_check(struct pt_regs *, long);
292
293/*
294 * Threshold handler
295 */
Thomas Gleixnere2f43022007-10-17 18:04:40 +0200296
Andi Kleenb2762682009-02-12 13:49:31 +0100297extern void (*mce_threshold_vector)(void);
Hidetoshi Seto58995d22009-06-15 17:27:47 +0900298extern void (*threshold_cpu_callback)(unsigned long action, unsigned int cpu);
Andi Kleenb2762682009-02-12 13:49:31 +0100299
Aravind Gopalakrishnan24fd78a2015-05-06 06:58:56 -0500300/* Deferred error interrupt handler */
301extern void (*deferred_error_int_vector)(void);
302
Hidetoshi Setoe8ce2c52009-06-15 17:24:40 +0900303/*
304 * Thermal handler
305 */
306
Hidetoshi Setoe8ce2c52009-06-15 17:24:40 +0900307void intel_init_thermal(struct cpuinfo_x86 *c);
308
Hidetoshi Setoe8ce2c52009-06-15 17:24:40 +0900309void mce_log_therm_throt_event(__u64 status);
Yong Wanga2202aa2009-11-10 09:38:24 +0800310
R, Durgadoss9e76a972011-01-03 17:22:04 +0530311/* Interrupt Handler for core thermal thresholds */
312extern int (*platform_thermal_notify)(__u64 msr_val);
313
Srinivas Pandruvada25cdce12013-05-17 23:42:01 +0000314/* Interrupt Handler for package thermal thresholds */
315extern int (*platform_thermal_package_notify)(__u64 msr_val);
316
317/* Callback support of rate control, return true, if
318 * callback has rate control */
319extern bool (*platform_thermal_package_rate_control)(void);
320
Yong Wanga2202aa2009-11-10 09:38:24 +0800321#ifdef CONFIG_X86_THERMAL_VECTOR
322extern void mcheck_intel_therm_init(void);
323#else
324static inline void mcheck_intel_therm_init(void) { }
325#endif
326
Huang Yingd334a492010-05-18 14:35:20 +0800327/*
328 * Used by APEI to report memory error via /dev/mcelog
329 */
330
331struct cper_sec_mem_err;
332extern void apei_mce_report_mem_error(int corrected,
333 struct cper_sec_mem_err *mem_err);
334
Aravind Gopalakrishnanbe0aec22016-03-07 14:02:18 +0100335/*
336 * Enumerate new IP types and HWID values in AMD processors which support
337 * Scalable MCA.
338 */
339#ifdef CONFIG_X86_MCE_AMD
340enum amd_ip_types {
341 SMCA_F17H_CORE = 0, /* Core errors */
342 SMCA_DF, /* Data Fabric */
343 SMCA_UMC, /* Unified Memory Controller */
344 SMCA_PB, /* Parameter Block */
345 SMCA_PSP, /* Platform Security Processor */
346 SMCA_SMU, /* System Management Unit */
347 N_AMD_IP_TYPES
348};
349
350struct amd_hwid {
351 const char *name;
352 unsigned int hwid;
353};
354
355extern struct amd_hwid amd_hwids[N_AMD_IP_TYPES];
356
357enum amd_core_mca_blocks {
358 SMCA_LS = 0, /* Load Store */
359 SMCA_IF, /* Instruction Fetch */
360 SMCA_L2_CACHE, /* L2 cache */
361 SMCA_DE, /* Decoder unit */
362 RES, /* Reserved */
363 SMCA_EX, /* Execution unit */
364 SMCA_FP, /* Floating Point */
365 SMCA_L3_CACHE, /* L3 cache */
366 N_CORE_MCA_BLOCKS
367};
368
369extern const char * const amd_core_mcablock_names[N_CORE_MCA_BLOCKS];
370
371enum amd_df_mca_blocks {
372 SMCA_CS = 0, /* Coherent Slave */
373 SMCA_PIE, /* Power management, Interrupts, etc */
374 N_DF_BLOCKS
375};
376
377extern const char * const amd_df_mcablock_names[N_DF_BLOCKS];
378#endif
379
H. Peter Anvin1965aae2008-10-22 22:26:29 -0700380#endif /* _ASM_X86_MCE_H */