blob: a7f1b64f86e0476321c82dc44d3fe7dd20758927 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * Dynamic DMA mapping support for AMD Hammer.
Ingo Molnar05fccb02008-01-30 13:30:12 +01003 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Use the integrated AGP GART in the Hammer northbridge as an IOMMU for PCI.
5 * This allows to use PCI devices that only support 32bit addresses on systems
Ingo Molnar05fccb02008-01-30 13:30:12 +01006 * with more than 4GB.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Randy Dunlap5872fb92009-01-29 16:28:02 -08008 * See Documentation/PCI/PCI-DMA-mapping.txt for the interface specification.
Ingo Molnar05fccb02008-01-30 13:30:12 +01009 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 * Copyright 2002 Andi Kleen, SuSE Labs.
Andi Kleenff7f3642007-10-17 18:04:37 +020011 * Subject to the GNU General Public License v2 only.
Linus Torvalds1da177e2005-04-16 15:20:36 -070012 */
13
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/types.h>
15#include <linux/ctype.h>
16#include <linux/agp_backend.h>
17#include <linux/init.h>
18#include <linux/mm.h>
Alexey Dobriyand43c36d2009-10-07 17:09:06 +040019#include <linux/sched.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/string.h>
21#include <linux/spinlock.h>
22#include <linux/pci.h>
23#include <linux/module.h>
24#include <linux/topology.h>
25#include <linux/interrupt.h>
26#include <linux/bitops.h>
Christoph Hellwig1eeb66a2007-05-08 00:27:03 -070027#include <linux/kdebug.h>
Jens Axboe9ee1bea2007-10-04 09:35:37 +020028#include <linux/scatterlist.h>
FUJITA Tomonorifde9a102008-02-04 22:28:11 -080029#include <linux/iommu-helper.h>
Pavel Machekcd763742008-05-29 00:30:21 -070030#include <linux/sysdev.h>
Joerg Roedel237a6222008-09-25 12:13:53 +020031#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070032#include <asm/atomic.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033#include <asm/mtrr.h>
34#include <asm/pgtable.h>
35#include <asm/proto.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090036#include <asm/iommu.h>
Joerg Roedel395624f2007-10-24 12:49:47 +020037#include <asm/gart.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070038#include <asm/cacheflush.h>
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +010039#include <asm/swiotlb.h>
40#include <asm/dma.h>
Andi Kleena32073b2006-06-26 13:56:40 +020041#include <asm/k8.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070042
Joerg Roedel79da0872007-10-24 12:49:49 +020043static unsigned long iommu_bus_base; /* GART remapping area (physical) */
Ingo Molnar05fccb02008-01-30 13:30:12 +010044static unsigned long iommu_size; /* size of remapping area bytes */
Linus Torvalds1da177e2005-04-16 15:20:36 -070045static unsigned long iommu_pages; /* .. and in pages */
46
Ingo Molnar05fccb02008-01-30 13:30:12 +010047static u32 *iommu_gatt_base; /* Remapping table */
Linus Torvalds1da177e2005-04-16 15:20:36 -070048
Ingo Molnar05fccb02008-01-30 13:30:12 +010049/*
50 * If this is disabled the IOMMU will use an optimized flushing strategy
51 * of only flushing when an mapping is reused. With it true the GART is
52 * flushed for every mapping. Problem is that doing the lazy flush seems
53 * to trigger bugs with some popular PCI cards, in particular 3ware (but
54 * has been also also seen with Qlogic at least).
55 */
Jaswinder Singh Rajputc854c912008-12-29 20:38:09 +053056static int iommu_fullflush = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -070057
Ingo Molnar05fccb02008-01-30 13:30:12 +010058/* Allocation bitmap for the remapping area: */
Linus Torvalds1da177e2005-04-16 15:20:36 -070059static DEFINE_SPINLOCK(iommu_bitmap_lock);
Ingo Molnar05fccb02008-01-30 13:30:12 +010060/* Guarded by iommu_bitmap_lock: */
61static unsigned long *iommu_gart_bitmap;
Linus Torvalds1da177e2005-04-16 15:20:36 -070062
Ingo Molnar05fccb02008-01-30 13:30:12 +010063static u32 gart_unmapped_entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
65#define GPTE_VALID 1
66#define GPTE_COHERENT 2
67#define GPTE_ENCODE(x) \
68 (((x) & 0xfffff000) | (((x) >> 32) << 4) | GPTE_VALID | GPTE_COHERENT)
69#define GPTE_DECODE(x) (((x) & 0xfffff000) | (((u64)(x) & 0xff0) << 28))
70
Ingo Molnar05fccb02008-01-30 13:30:12 +010071#define EMERGENCY_PAGES 32 /* = 128KB */
Linus Torvalds1da177e2005-04-16 15:20:36 -070072
73#ifdef CONFIG_AGP
74#define AGPEXTERN extern
75#else
76#define AGPEXTERN
77#endif
78
79/* backdoor interface to AGP driver */
80AGPEXTERN int agp_memory_reserved;
81AGPEXTERN __u32 *agp_gatt_table;
82
83static unsigned long next_bit; /* protected by iommu_bitmap_lock */
Joerg Roedel3610f212008-09-25 12:13:54 +020084static bool need_flush; /* global flush state. set for each gart wrap */
Linus Torvalds1da177e2005-04-16 15:20:36 -070085
FUJITA Tomonori7b22ff52008-08-18 00:36:18 +090086static unsigned long alloc_iommu(struct device *dev, int size,
87 unsigned long align_mask)
Ingo Molnar05fccb02008-01-30 13:30:12 +010088{
Linus Torvalds1da177e2005-04-16 15:20:36 -070089 unsigned long offset, flags;
FUJITA Tomonorifde9a102008-02-04 22:28:11 -080090 unsigned long boundary_size;
91 unsigned long base_index;
92
93 base_index = ALIGN(iommu_bus_base & dma_get_seg_boundary(dev),
94 PAGE_SIZE) >> PAGE_SHIFT;
Prarit Bhargava05d3ed02008-07-21 10:15:22 -040095 boundary_size = ALIGN((unsigned long long)dma_get_seg_boundary(dev) + 1,
FUJITA Tomonorifde9a102008-02-04 22:28:11 -080096 PAGE_SIZE) >> PAGE_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -070097
Ingo Molnar05fccb02008-01-30 13:30:12 +010098 spin_lock_irqsave(&iommu_bitmap_lock, flags);
FUJITA Tomonorifde9a102008-02-04 22:28:11 -080099 offset = iommu_area_alloc(iommu_gart_bitmap, iommu_pages, next_bit,
FUJITA Tomonori7b22ff52008-08-18 00:36:18 +0900100 size, base_index, boundary_size, align_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101 if (offset == -1) {
Joerg Roedel3610f212008-09-25 12:13:54 +0200102 need_flush = true;
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800103 offset = iommu_area_alloc(iommu_gart_bitmap, iommu_pages, 0,
FUJITA Tomonori7b22ff52008-08-18 00:36:18 +0900104 size, base_index, boundary_size,
105 align_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700106 }
Ingo Molnar05fccb02008-01-30 13:30:12 +0100107 if (offset != -1) {
Ingo Molnar05fccb02008-01-30 13:30:12 +0100108 next_bit = offset+size;
109 if (next_bit >= iommu_pages) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110 next_bit = 0;
Joerg Roedel3610f212008-09-25 12:13:54 +0200111 need_flush = true;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100112 }
113 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114 if (iommu_fullflush)
Joerg Roedel3610f212008-09-25 12:13:54 +0200115 need_flush = true;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100116 spin_unlock_irqrestore(&iommu_bitmap_lock, flags);
117
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118 return offset;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100119}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120
121static void free_iommu(unsigned long offset, int size)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100122{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123 unsigned long flags;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100124
Linus Torvalds1da177e2005-04-16 15:20:36 -0700125 spin_lock_irqsave(&iommu_bitmap_lock, flags);
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800126 iommu_area_free(iommu_gart_bitmap, offset, size);
Joerg Roedel70d7d352008-12-02 20:16:03 +0100127 if (offset >= next_bit)
128 next_bit = offset + size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700129 spin_unlock_irqrestore(&iommu_bitmap_lock, flags);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100130}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700131
Ingo Molnar05fccb02008-01-30 13:30:12 +0100132/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700133 * Use global flush state to avoid races with multiple flushers.
134 */
Andi Kleena32073b2006-06-26 13:56:40 +0200135static void flush_gart(void)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100136{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700137 unsigned long flags;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100138
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139 spin_lock_irqsave(&iommu_bitmap_lock, flags);
Andi Kleena32073b2006-06-26 13:56:40 +0200140 if (need_flush) {
141 k8_flush_garts();
Joerg Roedel3610f212008-09-25 12:13:54 +0200142 need_flush = false;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100143 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144 spin_unlock_irqrestore(&iommu_bitmap_lock, flags);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100145}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700146
Linus Torvalds1da177e2005-04-16 15:20:36 -0700147#ifdef CONFIG_IOMMU_LEAK
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148/* Debugging aid for drivers that don't free their IOMMU tables */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149static int leak_trace;
Joerg Roedel79da0872007-10-24 12:49:49 +0200150static int iommu_leak_pages = 20;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100151
Joerg Roedel79da0872007-10-24 12:49:49 +0200152static void dump_leak(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153{
Ingo Molnar05fccb02008-01-30 13:30:12 +0100154 static int dump;
155
FUJITA Tomonori19c1a6f2009-04-14 09:43:19 +0900156 if (dump)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100157 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700158 dump = 1;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100159
FUJITA Tomonori19c1a6f2009-04-14 09:43:19 +0900160 show_stack(NULL, NULL);
161 debug_dma_dump_mappings(NULL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700162}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163#endif
164
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100165static void iommu_full(struct device *dev, size_t size, int dir)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166{
Ingo Molnar05fccb02008-01-30 13:30:12 +0100167 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700168 * Ran out of IOMMU space for this operation. This is very bad.
169 * Unfortunately the drivers cannot handle this operation properly.
Ingo Molnar05fccb02008-01-30 13:30:12 +0100170 * Return some non mapped prereserved space in the aperture and
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171 * let the Northbridge deal with it. This will result in garbage
172 * in the IO operation. When the size exceeds the prereserved space
Ingo Molnar05fccb02008-01-30 13:30:12 +0100173 * memory corruption will occur or random memory will be DMAed
Linus Torvalds1da177e2005-04-16 15:20:36 -0700174 * out. Hopefully no network devices use single mappings that big.
Ingo Molnar05fccb02008-01-30 13:30:12 +0100175 */
176
Greg Kroah-Hartmanfc3a8822008-05-02 06:02:41 +0200177 dev_err(dev, "PCI-DMA: Out of IOMMU space for %lu bytes\n", size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700178
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100179 if (size > PAGE_SIZE*EMERGENCY_PAGES) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180 if (dir == PCI_DMA_FROMDEVICE || dir == PCI_DMA_BIDIRECTIONAL)
181 panic("PCI-DMA: Memory would be corrupted\n");
Ingo Molnar05fccb02008-01-30 13:30:12 +0100182 if (dir == PCI_DMA_TODEVICE || dir == PCI_DMA_BIDIRECTIONAL)
183 panic(KERN_ERR
184 "PCI-DMA: Random memory would be DMAed\n");
185 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700186#ifdef CONFIG_IOMMU_LEAK
Ingo Molnar05fccb02008-01-30 13:30:12 +0100187 dump_leak();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700189}
190
Ingo Molnar05fccb02008-01-30 13:30:12 +0100191static inline int
192need_iommu(struct device *dev, unsigned long addr, size_t size)
193{
FUJITA Tomonoria4c2baa2009-07-10 10:04:55 +0900194 return force_iommu || !dma_capable(dev, addr, size);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100195}
196
197static inline int
198nonforced_iommu(struct device *dev, unsigned long addr, size_t size)
199{
FUJITA Tomonoria4c2baa2009-07-10 10:04:55 +0900200 return !dma_capable(dev, addr, size);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201}
202
203/* Map a single continuous physical area into the IOMMU.
204 * Caller needs to check if the iommu is needed and flush.
205 */
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100206static dma_addr_t dma_map_area(struct device *dev, dma_addr_t phys_mem,
FUJITA Tomonori7b22ff52008-08-18 00:36:18 +0900207 size_t size, int dir, unsigned long align_mask)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100208{
Joerg Roedel1477b8e2008-10-15 22:02:11 -0700209 unsigned long npages = iommu_num_pages(phys_mem, size, PAGE_SIZE);
FUJITA Tomonori7b22ff52008-08-18 00:36:18 +0900210 unsigned long iommu_page = alloc_iommu(dev, npages, align_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700211 int i;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100212
Linus Torvalds1da177e2005-04-16 15:20:36 -0700213 if (iommu_page == -1) {
214 if (!nonforced_iommu(dev, phys_mem, size))
Ingo Molnar05fccb02008-01-30 13:30:12 +0100215 return phys_mem;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216 if (panic_on_overflow)
217 panic("dma_map_area overflow %lu bytes\n", size);
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100218 iommu_full(dev, size, dir);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700219 return bad_dma_address;
220 }
221
222 for (i = 0; i < npages; i++) {
223 iommu_gatt_base[iommu_page + i] = GPTE_ENCODE(phys_mem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224 phys_mem += PAGE_SIZE;
225 }
226 return iommu_bus_base + iommu_page*PAGE_SIZE + (phys_mem & ~PAGE_MASK);
227}
228
229/* Map a single area into the IOMMU */
FUJITA Tomonori052aedb2009-01-05 23:47:23 +0900230static dma_addr_t gart_map_page(struct device *dev, struct page *page,
231 unsigned long offset, size_t size,
232 enum dma_data_direction dir,
233 struct dma_attrs *attrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234{
Ingo Molnar2be62142008-04-19 19:19:56 +0200235 unsigned long bus;
FUJITA Tomonori052aedb2009-01-05 23:47:23 +0900236 phys_addr_t paddr = page_to_phys(page) + offset;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237
Linus Torvalds1da177e2005-04-16 15:20:36 -0700238 if (!dev)
Joerg Roedel6c505ce2008-08-19 16:32:45 +0200239 dev = &x86_dma_fallback_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700240
Ingo Molnar2be62142008-04-19 19:19:56 +0200241 if (!need_iommu(dev, paddr, size))
242 return paddr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243
FUJITA Tomonori7b22ff52008-08-18 00:36:18 +0900244 bus = dma_map_area(dev, paddr, size, dir, 0);
245 flush_gart();
Ingo Molnar05fccb02008-01-30 13:30:12 +0100246
247 return bus;
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100248}
249
250/*
Jon Mason7c2d9cd2006-06-26 13:56:37 +0200251 * Free a DMA mapping.
252 */
FUJITA Tomonori052aedb2009-01-05 23:47:23 +0900253static void gart_unmap_page(struct device *dev, dma_addr_t dma_addr,
254 size_t size, enum dma_data_direction dir,
255 struct dma_attrs *attrs)
Jon Mason7c2d9cd2006-06-26 13:56:37 +0200256{
257 unsigned long iommu_page;
258 int npages;
259 int i;
260
261 if (dma_addr < iommu_bus_base + EMERGENCY_PAGES*PAGE_SIZE ||
262 dma_addr >= iommu_bus_base + iommu_size)
263 return;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100264
Jon Mason7c2d9cd2006-06-26 13:56:37 +0200265 iommu_page = (dma_addr - iommu_bus_base)>>PAGE_SHIFT;
Joerg Roedel1477b8e2008-10-15 22:02:11 -0700266 npages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
Jon Mason7c2d9cd2006-06-26 13:56:37 +0200267 for (i = 0; i < npages; i++) {
268 iommu_gatt_base[iommu_page + i] = gart_unmapped_entry;
Jon Mason7c2d9cd2006-06-26 13:56:37 +0200269 }
270 free_iommu(iommu_page, npages);
271}
272
273/*
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100274 * Wrapper for pci_unmap_single working with scatterlists.
275 */
FUJITA Tomonori160c1d82009-01-05 23:59:02 +0900276static void gart_unmap_sg(struct device *dev, struct scatterlist *sg, int nents,
277 enum dma_data_direction dir, struct dma_attrs *attrs)
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100278{
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200279 struct scatterlist *s;
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100280 int i;
281
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200282 for_each_sg(sg, s, nents, i) {
Jon Mason60b08c62006-02-26 04:18:22 +0100283 if (!s->dma_length || !s->length)
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100284 break;
FUJITA Tomonorid7dff842009-01-05 23:47:28 +0900285 gart_unmap_page(dev, s->dma_address, s->dma_length, dir, NULL);
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100286 }
287}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288
289/* Fallback for dma_map_sg in case of overflow */
290static int dma_map_sg_nonforce(struct device *dev, struct scatterlist *sg,
291 int nents, int dir)
292{
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200293 struct scatterlist *s;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294 int i;
295
296#ifdef CONFIG_IOMMU_DEBUG
297 printk(KERN_DEBUG "dma_map_sg overflow\n");
298#endif
299
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200300 for_each_sg(sg, s, nents, i) {
Jens Axboe58b053e2007-10-22 20:02:46 +0200301 unsigned long addr = sg_phys(s);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100302
303 if (nonforced_iommu(dev, addr, s->length)) {
FUJITA Tomonori7b22ff52008-08-18 00:36:18 +0900304 addr = dma_map_area(dev, addr, s->length, dir, 0);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100305 if (addr == bad_dma_address) {
306 if (i > 0)
FUJITA Tomonori160c1d82009-01-05 23:59:02 +0900307 gart_unmap_sg(dev, sg, i, dir, NULL);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100308 nents = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309 sg[0].dma_length = 0;
310 break;
311 }
312 }
313 s->dma_address = addr;
314 s->dma_length = s->length;
315 }
Andi Kleena32073b2006-06-26 13:56:40 +0200316 flush_gart();
Ingo Molnar05fccb02008-01-30 13:30:12 +0100317
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318 return nents;
319}
320
321/* Map multiple scatterlist entries continuous into the first. */
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800322static int __dma_map_cont(struct device *dev, struct scatterlist *start,
323 int nelems, struct scatterlist *sout,
324 unsigned long pages)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325{
FUJITA Tomonori7b22ff52008-08-18 00:36:18 +0900326 unsigned long iommu_start = alloc_iommu(dev, pages, 0);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100327 unsigned long iommu_page = iommu_start;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200328 struct scatterlist *s;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700329 int i;
330
331 if (iommu_start == -1)
332 return -1;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200333
334 for_each_sg(start, s, nelems, i) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335 unsigned long pages, addr;
336 unsigned long phys_addr = s->dma_address;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100337
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200338 BUG_ON(s != start && s->offset);
339 if (s == start) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700340 sout->dma_address = iommu_bus_base;
341 sout->dma_address += iommu_page*PAGE_SIZE + s->offset;
342 sout->dma_length = s->length;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100343 } else {
344 sout->dma_length += s->length;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345 }
346
347 addr = phys_addr;
Joerg Roedel1477b8e2008-10-15 22:02:11 -0700348 pages = iommu_num_pages(s->offset, s->length, PAGE_SIZE);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100349 while (pages--) {
350 iommu_gatt_base[iommu_page] = GPTE_ENCODE(addr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351 addr += PAGE_SIZE;
352 iommu_page++;
Andi Kleen0d5410642006-02-12 14:34:59 -0800353 }
Ingo Molnar05fccb02008-01-30 13:30:12 +0100354 }
355 BUG_ON(iommu_page - iommu_start != pages);
356
Linus Torvalds1da177e2005-04-16 15:20:36 -0700357 return 0;
358}
359
Ingo Molnar05fccb02008-01-30 13:30:12 +0100360static inline int
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800361dma_map_cont(struct device *dev, struct scatterlist *start, int nelems,
362 struct scatterlist *sout, unsigned long pages, int need)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700363{
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200364 if (!need) {
365 BUG_ON(nelems != 1);
FUJITA Tomonorie88a39d2007-10-25 09:13:32 +0200366 sout->dma_address = start->dma_address;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200367 sout->dma_length = start->length;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700368 return 0;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200369 }
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800370 return __dma_map_cont(dev, start, nelems, sout, pages);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371}
Ingo Molnar05fccb02008-01-30 13:30:12 +0100372
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373/*
374 * DMA map all entries in a scatterlist.
Ingo Molnar05fccb02008-01-30 13:30:12 +0100375 * Merge chunks that have page aligned sizes into a continuous mapping.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376 */
FUJITA Tomonori160c1d82009-01-05 23:59:02 +0900377static int gart_map_sg(struct device *dev, struct scatterlist *sg, int nents,
378 enum dma_data_direction dir, struct dma_attrs *attrs)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700379{
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200380 struct scatterlist *s, *ps, *start_sg, *sgmap;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100381 int need = 0, nextneed, i, out, start;
382 unsigned long pages = 0;
FUJITA Tomonori42d00282008-02-04 22:27:56 -0800383 unsigned int seg_size;
384 unsigned int max_seg_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700385
Ingo Molnar05fccb02008-01-30 13:30:12 +0100386 if (nents == 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700387 return 0;
388
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389 if (!dev)
Joerg Roedel6c505ce2008-08-19 16:32:45 +0200390 dev = &x86_dma_fallback_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700391
392 out = 0;
393 start = 0;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200394 start_sg = sgmap = sg;
FUJITA Tomonori42d00282008-02-04 22:27:56 -0800395 seg_size = 0;
396 max_seg_size = dma_get_max_seg_size(dev);
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200397 ps = NULL; /* shut up gcc */
398 for_each_sg(sg, s, nents, i) {
Jens Axboe58b053e2007-10-22 20:02:46 +0200399 dma_addr_t addr = sg_phys(s);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400
Ingo Molnar05fccb02008-01-30 13:30:12 +0100401 s->dma_address = addr;
402 BUG_ON(s->length == 0);
403
404 nextneed = need_iommu(dev, addr, s->length);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405
406 /* Handle the previous not yet processed entries */
407 if (i > start) {
Ingo Molnar05fccb02008-01-30 13:30:12 +0100408 /*
409 * Can only merge when the last chunk ends on a
410 * page boundary and the new one doesn't have an
411 * offset.
412 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413 if (!iommu_merge || !nextneed || !need || s->offset ||
FUJITA Tomonori42d00282008-02-04 22:27:56 -0800414 (s->length + seg_size > max_seg_size) ||
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200415 (ps->offset + ps->length) % PAGE_SIZE) {
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800416 if (dma_map_cont(dev, start_sg, i - start,
417 sgmap, pages, need) < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418 goto error;
419 out++;
FUJITA Tomonori42d00282008-02-04 22:27:56 -0800420 seg_size = 0;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200421 sgmap = sg_next(sgmap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422 pages = 0;
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200423 start = i;
424 start_sg = s;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425 }
426 }
427
FUJITA Tomonori42d00282008-02-04 22:27:56 -0800428 seg_size += s->length;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429 need = nextneed;
Joerg Roedel1477b8e2008-10-15 22:02:11 -0700430 pages += iommu_num_pages(s->offset, s->length, PAGE_SIZE);
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200431 ps = s;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432 }
FUJITA Tomonorifde9a102008-02-04 22:28:11 -0800433 if (dma_map_cont(dev, start_sg, i - start, sgmap, pages, need) < 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434 goto error;
435 out++;
Andi Kleena32073b2006-06-26 13:56:40 +0200436 flush_gart();
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200437 if (out < nents) {
438 sgmap = sg_next(sgmap);
439 sgmap->dma_length = 0;
440 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441 return out;
442
443error:
Andi Kleena32073b2006-06-26 13:56:40 +0200444 flush_gart();
FUJITA Tomonori160c1d82009-01-05 23:59:02 +0900445 gart_unmap_sg(dev, sg, out, dir, NULL);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100446
Kevin VanMarena1002a42006-02-03 21:51:32 +0100447 /* When it was forced or merged try again in a dumb way */
448 if (force_iommu || iommu_merge) {
449 out = dma_map_sg_nonforce(dev, sg, nents, dir);
450 if (out > 0)
451 return out;
452 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453 if (panic_on_overflow)
454 panic("dma_map_sg: overflow on %lu pages\n", pages);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100455
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100456 iommu_full(dev, pages << PAGE_SHIFT, dir);
Jens Axboe9ee1bea2007-10-04 09:35:37 +0200457 for_each_sg(sg, s, nents, i)
458 s->dma_address = bad_dma_address;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459 return 0;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100460}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700461
Joerg Roedel94581092008-08-19 16:32:39 +0200462/* allocate and map a coherent mapping */
463static void *
464gart_alloc_coherent(struct device *dev, size_t size, dma_addr_t *dma_addr,
465 gfp_t flag)
466{
FUJITA Tomonorif6a32a32008-09-11 23:08:48 +0900467 dma_addr_t paddr;
FUJITA Tomonori421076e2008-08-22 16:29:10 +0900468 unsigned long align_mask;
FUJITA Tomonori1d990882008-09-24 20:48:37 +0900469 struct page *page;
Joerg Roedel94581092008-08-19 16:32:39 +0200470
FUJITA Tomonori1d990882008-09-24 20:48:37 +0900471 if (force_iommu && !(flag & GFP_DMA)) {
472 flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
473 page = alloc_pages(flag | __GFP_ZERO, get_order(size));
474 if (!page)
475 return NULL;
Joerg Roedel94581092008-08-19 16:32:39 +0200476
FUJITA Tomonori1d990882008-09-24 20:48:37 +0900477 align_mask = (1UL << get_order(size)) - 1;
478 paddr = dma_map_area(dev, page_to_phys(page), size,
479 DMA_BIDIRECTIONAL, align_mask);
FUJITA Tomonorif6a32a32008-09-11 23:08:48 +0900480
FUJITA Tomonori1d990882008-09-24 20:48:37 +0900481 flush_gart();
482 if (paddr != bad_dma_address) {
483 *dma_addr = paddr;
484 return page_address(page);
485 }
486 __free_pages(page, get_order(size));
487 } else
488 return dma_generic_alloc_coherent(dev, size, dma_addr, flag);
Joerg Roedel94581092008-08-19 16:32:39 +0200489
490 return NULL;
491}
492
Joerg Roedel43a5a5a2008-08-19 16:32:40 +0200493/* free a coherent mapping */
494static void
495gart_free_coherent(struct device *dev, size_t size, void *vaddr,
496 dma_addr_t dma_addr)
497{
FUJITA Tomonorid7dff842009-01-05 23:47:28 +0900498 gart_unmap_page(dev, dma_addr, size, DMA_BIDIRECTIONAL, NULL);
Joerg Roedel43a5a5a2008-08-19 16:32:40 +0200499 free_pages((unsigned long)vaddr, get_order(size));
500}
501
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100502static int no_agp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503
504static __init unsigned long check_iommu_size(unsigned long aper, u64 aper_size)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100505{
506 unsigned long a;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507
Ingo Molnar05fccb02008-01-30 13:30:12 +0100508 if (!iommu_size) {
509 iommu_size = aper_size;
510 if (!no_agp)
511 iommu_size /= 2;
512 }
513
514 a = aper + iommu_size;
Andi Kleen31422c52008-02-04 16:48:08 +0100515 iommu_size -= round_up(a, PMD_PAGE_SIZE) - a;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516
Ingo Molnar05fccb02008-01-30 13:30:12 +0100517 if (iommu_size < 64*1024*1024) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518 printk(KERN_WARNING
Ingo Molnar05fccb02008-01-30 13:30:12 +0100519 "PCI-DMA: Warning: Small IOMMU %luMB."
520 " Consider increasing the AGP aperture in BIOS\n",
521 iommu_size >> 20);
522 }
523
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524 return iommu_size;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100525}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526
Ingo Molnar05fccb02008-01-30 13:30:12 +0100527static __init unsigned read_aperture(struct pci_dev *dev, u32 *size)
528{
529 unsigned aper_size = 0, aper_base_32, aper_order;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530 u64 aper_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531
Pavel Machek3bb6fbf2008-04-15 12:43:57 +0200532 pci_read_config_dword(dev, AMD64_GARTAPERTUREBASE, &aper_base_32);
533 pci_read_config_dword(dev, AMD64_GARTAPERTURECTL, &aper_order);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100534 aper_order = (aper_order >> 1) & 7;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535
Ingo Molnar05fccb02008-01-30 13:30:12 +0100536 aper_base = aper_base_32 & 0x7fff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700537 aper_base <<= 25;
538
Ingo Molnar05fccb02008-01-30 13:30:12 +0100539 aper_size = (32 * 1024 * 1024) << aper_order;
540 if (aper_base + aper_size > 0x100000000UL || !aper_size)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541 aper_base = 0;
542
543 *size = aper_size;
544 return aper_base;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100545}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700546
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200547static void enable_gart_translations(void)
548{
549 int i;
550
551 for (i = 0; i < num_k8_northbridges; i++) {
552 struct pci_dev *dev = k8_northbridges[i];
553
554 enable_gart_translation(dev, __pa(agp_gatt_table));
555 }
556}
557
558/*
559 * If fix_up_north_bridges is set, the north bridges have to be fixed up on
560 * resume in the same way as they are handled in gart_iommu_hole_init().
561 */
562static bool fix_up_north_bridges;
563static u32 aperture_order;
564static u32 aperture_alloc;
565
566void set_up_gart_resume(u32 aper_order, u32 aper_alloc)
567{
568 fix_up_north_bridges = true;
569 aperture_order = aper_order;
570 aperture_alloc = aper_alloc;
571}
572
Pavel Machekcd763742008-05-29 00:30:21 -0700573static int gart_resume(struct sys_device *dev)
574{
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200575 printk(KERN_INFO "PCI-DMA: Resuming GART IOMMU\n");
576
577 if (fix_up_north_bridges) {
578 int i;
579
580 printk(KERN_INFO "PCI-DMA: Restoring GART aperture settings\n");
581
582 for (i = 0; i < num_k8_northbridges; i++) {
583 struct pci_dev *dev = k8_northbridges[i];
584
585 /*
586 * Don't enable translations just yet. That is the next
587 * step. Restore the pre-suspend aperture settings.
588 */
589 pci_write_config_dword(dev, AMD64_GARTAPERTURECTL,
590 aperture_order << 1);
591 pci_write_config_dword(dev, AMD64_GARTAPERTUREBASE,
592 aperture_alloc >> 25);
593 }
594 }
595
596 enable_gart_translations();
597
Pavel Machekcd763742008-05-29 00:30:21 -0700598 return 0;
599}
600
601static int gart_suspend(struct sys_device *dev, pm_message_t state)
602{
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200603 return 0;
Pavel Machekcd763742008-05-29 00:30:21 -0700604}
605
606static struct sysdev_class gart_sysdev_class = {
607 .name = "gart",
608 .suspend = gart_suspend,
609 .resume = gart_resume,
610
611};
612
613static struct sys_device device_gart = {
614 .id = 0,
615 .cls = &gart_sysdev_class,
616};
617
Ingo Molnar05fccb02008-01-30 13:30:12 +0100618/*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700619 * Private Northbridge GATT initialization in case we cannot use the
Ingo Molnar05fccb02008-01-30 13:30:12 +0100620 * AGP driver for some reason.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700621 */
622static __init int init_k8_gatt(struct agp_kern_info *info)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100623{
624 unsigned aper_size, gatt_size, new_aper_size;
625 unsigned aper_base, new_aper_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626 struct pci_dev *dev;
627 void *gatt;
Pavel Machekcd763742008-05-29 00:30:21 -0700628 int i, error;
Andi Kleena32073b2006-06-26 13:56:40 +0200629
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630 printk(KERN_INFO "PCI-DMA: Disabling AGP.\n");
631 aper_size = aper_base = info->aper_size = 0;
Andi Kleena32073b2006-06-26 13:56:40 +0200632 dev = NULL;
633 for (i = 0; i < num_k8_northbridges; i++) {
634 dev = k8_northbridges[i];
Ingo Molnar05fccb02008-01-30 13:30:12 +0100635 new_aper_base = read_aperture(dev, &new_aper_size);
636 if (!new_aper_base)
637 goto nommu;
638
639 if (!aper_base) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640 aper_size = new_aper_size;
641 aper_base = new_aper_base;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100642 }
643 if (aper_size != new_aper_size || aper_base != new_aper_base)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644 goto nommu;
645 }
646 if (!aper_base)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100647 goto nommu;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648 info->aper_base = aper_base;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100649 info->aper_size = aper_size >> 20;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650
Ingo Molnar05fccb02008-01-30 13:30:12 +0100651 gatt_size = (aper_size >> PAGE_SHIFT) * sizeof(u32);
Joerg Roedel01142672008-09-25 12:42:12 +0200652 gatt = (void *)__get_free_pages(GFP_KERNEL | __GFP_ZERO,
653 get_order(gatt_size));
Ingo Molnar05fccb02008-01-30 13:30:12 +0100654 if (!gatt)
Joachim Deguaracf6387d2007-04-24 13:05:36 +0200655 panic("Cannot allocate GATT table");
Arjan van de Ven6d238cc2008-01-30 13:34:06 +0100656 if (set_memory_uc((unsigned long)gatt, gatt_size >> PAGE_SHIFT))
Joachim Deguaracf6387d2007-04-24 13:05:36 +0200657 panic("Could not set GART PTEs to uncacheable pages");
Joachim Deguaracf6387d2007-04-24 13:05:36 +0200658
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659 agp_gatt_table = gatt;
Andi Kleena32073b2006-06-26 13:56:40 +0200660
Pavel Machekcd763742008-05-29 00:30:21 -0700661 error = sysdev_class_register(&gart_sysdev_class);
662 if (!error)
663 error = sysdev_register(&device_gart);
664 if (error)
Joerg Roedel237a6222008-09-25 12:13:53 +0200665 panic("Could not register gart_sysdev -- "
666 "would corrupt data on next suspend");
Rafael J. Wysocki6703f6d2008-06-10 00:10:48 +0200667
Andi Kleena32073b2006-06-26 13:56:40 +0200668 flush_gart();
Ingo Molnar05fccb02008-01-30 13:30:12 +0100669
670 printk(KERN_INFO "PCI-DMA: aperture base @ %x size %u KB\n",
671 aper_base, aper_size>>10);
Yinghai Lu7ab073b2008-07-12 14:30:35 -0700672
Linus Torvalds1da177e2005-04-16 15:20:36 -0700673 return 0;
674
675 nommu:
Ingo Molnar05fccb02008-01-30 13:30:12 +0100676 /* Should not happen anymore */
Pavel Machek8f596102008-04-01 14:24:03 +0200677 printk(KERN_WARNING "PCI-DMA: More than 4GB of RAM and no IOMMU\n"
Joe Perchesad361c92009-07-06 13:05:40 -0700678 "falling back to iommu=soft.\n");
Ingo Molnar05fccb02008-01-30 13:30:12 +0100679 return -1;
680}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681
FUJITA Tomonori160c1d82009-01-05 23:59:02 +0900682static struct dma_map_ops gart_dma_ops = {
Ingo Molnar05fccb02008-01-30 13:30:12 +0100683 .map_sg = gart_map_sg,
684 .unmap_sg = gart_unmap_sg,
FUJITA Tomonori052aedb2009-01-05 23:47:23 +0900685 .map_page = gart_map_page,
686 .unmap_page = gart_unmap_page,
Joerg Roedel94581092008-08-19 16:32:39 +0200687 .alloc_coherent = gart_alloc_coherent,
Joerg Roedel43a5a5a2008-08-19 16:32:40 +0200688 .free_coherent = gart_free_coherent,
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100689};
690
Yinghai Lubc2cea62007-07-21 17:11:28 +0200691void gart_iommu_shutdown(void)
692{
693 struct pci_dev *dev;
694 int i;
695
696 if (no_agp && (dma_ops != &gart_dma_ops))
697 return;
698
Ingo Molnar05fccb02008-01-30 13:30:12 +0100699 for (i = 0; i < num_k8_northbridges; i++) {
700 u32 ctl;
Yinghai Lubc2cea62007-07-21 17:11:28 +0200701
Ingo Molnar05fccb02008-01-30 13:30:12 +0100702 dev = k8_northbridges[i];
Pavel Machek3bb6fbf2008-04-15 12:43:57 +0200703 pci_read_config_dword(dev, AMD64_GARTAPERTURECTL, &ctl);
Yinghai Lubc2cea62007-07-21 17:11:28 +0200704
Pavel Machek3bb6fbf2008-04-15 12:43:57 +0200705 ctl &= ~GARTEN;
Yinghai Lubc2cea62007-07-21 17:11:28 +0200706
Pavel Machek3bb6fbf2008-04-15 12:43:57 +0200707 pci_write_config_dword(dev, AMD64_GARTAPERTURECTL, ctl);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100708 }
Yinghai Lubc2cea62007-07-21 17:11:28 +0200709}
710
Jon Mason0dc243a2006-06-26 13:58:11 +0200711void __init gart_iommu_init(void)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100712{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713 struct agp_kern_info info;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714 unsigned long iommu_start;
Yinghai Lud99e9012008-10-04 15:55:12 -0700715 unsigned long aper_base, aper_size;
716 unsigned long start_pfn, end_pfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717 unsigned long scratch;
718 long i;
719
Bjorn Helgaas55aab5f2008-12-17 12:52:34 -0700720 if (cache_k8_northbridges() < 0 || num_k8_northbridges == 0)
Jon Mason0dc243a2006-06-26 13:58:11 +0200721 return;
Andi Kleena32073b2006-06-26 13:56:40 +0200722
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723#ifndef CONFIG_AGP_AMD64
Ingo Molnar05fccb02008-01-30 13:30:12 +0100724 no_agp = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725#else
726 /* Makefile puts PCI initialization via subsys_initcall first. */
727 /* Add other K8 AGP bridge drivers here */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100728 no_agp = no_agp ||
729 (agp_amd64_init() < 0) ||
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730 (agp_copy_info(agp_bridge, &info) < 0);
Ingo Molnar05fccb02008-01-30 13:30:12 +0100731#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732
Jon Mason60b08c62006-02-26 04:18:22 +0100733 if (swiotlb)
Jon Mason0dc243a2006-06-26 13:58:11 +0200734 return;
Jon Mason60b08c62006-02-26 04:18:22 +0100735
Jon Mason8d4f6b92006-06-26 13:58:05 +0200736 /* Did we detect a different HW IOMMU? */
Joerg Roedel0440d4c2007-10-24 12:49:50 +0200737 if (iommu_detected && !gart_iommu_aperture)
Jon Mason0dc243a2006-06-26 13:58:11 +0200738 return;
Jon Mason8d4f6b92006-06-26 13:58:05 +0200739
Linus Torvalds1da177e2005-04-16 15:20:36 -0700740 if (no_iommu ||
Yinghai Luc987d122008-06-24 22:14:09 -0700741 (!force_iommu && max_pfn <= MAX_DMA32_PFN) ||
Joerg Roedel0440d4c2007-10-24 12:49:50 +0200742 !gart_iommu_aperture ||
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743 (no_agp && init_k8_gatt(&info) < 0)) {
Yinghai Luc987d122008-06-24 22:14:09 -0700744 if (max_pfn > MAX_DMA32_PFN) {
Pavel Machek8f596102008-04-01 14:24:03 +0200745 printk(KERN_WARNING "More than 4GB of memory "
Joerg Roedel237a6222008-09-25 12:13:53 +0200746 "but GART IOMMU not available.\n");
747 printk(KERN_WARNING "falling back to iommu=soft.\n");
Jon Mason5b7b6442006-02-03 21:51:59 +0100748 }
Jon Mason0dc243a2006-06-26 13:58:11 +0200749 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750 }
751
Yinghai Lud99e9012008-10-04 15:55:12 -0700752 /* need to map that range */
753 aper_size = info.aper_size << 20;
754 aper_base = info.aper_base;
755 end_pfn = (aper_base>>PAGE_SHIFT) + (aper_size>>PAGE_SHIFT);
756 if (end_pfn > max_low_pfn_mapped) {
757 start_pfn = (aper_base>>PAGE_SHIFT);
758 init_memory_mapping(start_pfn<<PAGE_SHIFT, end_pfn<<PAGE_SHIFT);
759 }
760
Jon Mason5b7b6442006-02-03 21:51:59 +0100761 printk(KERN_INFO "PCI-DMA: using GART IOMMU.\n");
Ingo Molnar05fccb02008-01-30 13:30:12 +0100762 iommu_size = check_iommu_size(info.aper_base, aper_size);
763 iommu_pages = iommu_size >> PAGE_SHIFT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700764
Joerg Roedel01142672008-09-25 12:42:12 +0200765 iommu_gart_bitmap = (void *) __get_free_pages(GFP_KERNEL | __GFP_ZERO,
Ingo Molnar05fccb02008-01-30 13:30:12 +0100766 get_order(iommu_pages/8));
767 if (!iommu_gart_bitmap)
768 panic("Cannot allocate iommu bitmap\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769
770#ifdef CONFIG_IOMMU_LEAK
Ingo Molnar05fccb02008-01-30 13:30:12 +0100771 if (leak_trace) {
FUJITA Tomonori19c1a6f2009-04-14 09:43:19 +0900772 int ret;
773
774 ret = dma_debug_resize_entries(iommu_pages);
775 if (ret)
Ingo Molnar05fccb02008-01-30 13:30:12 +0100776 printk(KERN_DEBUG
FUJITA Tomonori19c1a6f2009-04-14 09:43:19 +0900777 "PCI-DMA: Cannot trace all the entries\n");
Ingo Molnar05fccb02008-01-30 13:30:12 +0100778 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700779#endif
780
Ingo Molnar05fccb02008-01-30 13:30:12 +0100781 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782 * Out of IOMMU space handling.
Ingo Molnar05fccb02008-01-30 13:30:12 +0100783 * Reserve some invalid pages at the beginning of the GART.
784 */
FUJITA Tomonorid26dbc52008-09-22 22:35:07 +0900785 iommu_area_reserve(iommu_gart_bitmap, 0, EMERGENCY_PAGES);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786
Ingo Molnar05fccb02008-01-30 13:30:12 +0100787 agp_memory_reserved = iommu_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700788 printk(KERN_INFO
789 "PCI-DMA: Reserving %luMB of IOMMU area in the AGP aperture\n",
Ingo Molnar05fccb02008-01-30 13:30:12 +0100790 iommu_size >> 20);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791
Ingo Molnar05fccb02008-01-30 13:30:12 +0100792 iommu_start = aper_size - iommu_size;
793 iommu_bus_base = info.aper_base + iommu_start;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700794 bad_dma_address = iommu_bus_base;
795 iommu_gatt_base = agp_gatt_table + (iommu_start>>PAGE_SHIFT);
796
Ingo Molnar05fccb02008-01-30 13:30:12 +0100797 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798 * Unmap the IOMMU part of the GART. The alias of the page is
799 * always mapped with cache enabled and there is no full cache
800 * coherency across the GART remapping. The unmapping avoids
801 * automatic prefetches from the CPU allocating cache lines in
802 * there. All CPU accesses are done via the direct mapping to
803 * the backing memory. The GART address is only used by PCI
Ingo Molnar05fccb02008-01-30 13:30:12 +0100804 * devices.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805 */
Andi Kleen28d6ee42008-02-04 16:48:08 +0100806 set_memory_np((unsigned long)__va(iommu_bus_base),
807 iommu_size >> PAGE_SHIFT);
Ingo Molnar184652e2008-02-14 23:30:20 +0100808 /*
809 * Tricky. The GART table remaps the physical memory range,
810 * so the CPU wont notice potential aliases and if the memory
811 * is remapped to UC later on, we might surprise the PCI devices
812 * with a stray writeout of a cacheline. So play it sure and
813 * do an explicit, full-scale wbinvd() _after_ having marked all
814 * the pages as Not-Present:
815 */
816 wbinvd();
Mark Langsdorffe2245c2009-07-05 15:50:52 -0500817
818 /*
819 * Now all caches are flushed and we can safely enable
820 * GART hardware. Doing it early leaves the possibility
821 * of stale cache entries that can lead to GART PTE
822 * errors.
823 */
824 enable_gart_translations();
Linus Torvalds1da177e2005-04-16 15:20:36 -0700825
Ingo Molnar05fccb02008-01-30 13:30:12 +0100826 /*
Pavel Machekfa3d3192008-06-26 00:25:43 +0200827 * Try to workaround a bug (thanks to BenH):
Ingo Molnar05fccb02008-01-30 13:30:12 +0100828 * Set unmapped entries to a scratch page instead of 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829 * Any prefetches that hit unmapped entries won't get an bus abort
Pavel Machekfa3d3192008-06-26 00:25:43 +0200830 * then. (P2P bridge may be prefetching on DMA reads).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831 */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100832 scratch = get_zeroed_page(GFP_KERNEL);
833 if (!scratch)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834 panic("Cannot allocate iommu scratch page");
835 gart_unmapped_entry = GPTE_ENCODE(__pa(scratch));
Ingo Molnar05fccb02008-01-30 13:30:12 +0100836 for (i = EMERGENCY_PAGES; i < iommu_pages; i++)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837 iommu_gatt_base[i] = gart_unmapped_entry;
838
Andi Kleena32073b2006-06-26 13:56:40 +0200839 flush_gart();
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100840 dma_ops = &gart_dma_ops;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100841}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700842
Sam Ravnborg43999d92007-03-16 21:07:36 +0100843void __init gart_parse_options(char *p)
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100844{
845 int arg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700846
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847#ifdef CONFIG_IOMMU_LEAK
Ingo Molnar05fccb02008-01-30 13:30:12 +0100848 if (!strncmp(p, "leak", 4)) {
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100849 leak_trace = 1;
850 p += 4;
Joerg Roedel237a6222008-09-25 12:13:53 +0200851 if (*p == '=')
852 ++p;
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100853 if (isdigit(*p) && get_option(&p, &arg))
854 iommu_leak_pages = arg;
855 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700856#endif
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100857 if (isdigit(*p) && get_option(&p, &arg))
858 iommu_size = arg;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100859 if (!strncmp(p, "fullflush", 8))
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100860 iommu_fullflush = 1;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100861 if (!strncmp(p, "nofullflush", 11))
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100862 iommu_fullflush = 0;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100863 if (!strncmp(p, "noagp", 5))
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100864 no_agp = 1;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100865 if (!strncmp(p, "noaperture", 10))
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100866 fix_aperture = 0;
867 /* duplicated from pci-dma.c */
Ingo Molnar05fccb02008-01-30 13:30:12 +0100868 if (!strncmp(p, "force", 5))
Joerg Roedel0440d4c2007-10-24 12:49:50 +0200869 gart_iommu_aperture_allowed = 1;
Ingo Molnar05fccb02008-01-30 13:30:12 +0100870 if (!strncmp(p, "allowed", 7))
Joerg Roedel0440d4c2007-10-24 12:49:50 +0200871 gart_iommu_aperture_allowed = 1;
Muli Ben-Yehuda17a941d2006-01-11 22:44:42 +0100872 if (!strncmp(p, "memaper", 7)) {
873 fallback_aper_force = 1;
874 p += 7;
875 if (*p == '=') {
876 ++p;
877 if (get_option(&p, &arg))
878 fallback_aper_order = arg;
879 }
880 }
881}