blob: 26758337e23ebf5363ff6f9a6fe2b1ad5ec140fc [file] [log] [blame]
York Sunea2eb9a2016-08-11 13:15:18 -07001/*
2 * Freescale Memory Controller kernel module
3 *
4 * Support Power-based SoCs including MPC85xx, MPC86xx, MPC83xx and
5 * ARM-based Layerscape SoCs including LS2xxx. Originally split
6 * out from mpc85xx_edac EDAC driver.
7 *
8 * Parts Copyrighted (c) 2013 by Freescale Semiconductor, Inc.
9 *
10 * Author: Dave Jiang <djiang@mvista.com>
11 *
12 * 2006-2007 (c) MontaVista Software, Inc. This file is licensed under
13 * the terms of the GNU General Public License version 2. This program
14 * is licensed "as is" without any warranty of any kind, whether express
15 * or implied.
16 *
17 */
18#include <linux/module.h>
19#include <linux/init.h>
20#include <linux/interrupt.h>
21#include <linux/ctype.h>
22#include <linux/io.h>
23#include <linux/mod_devicetable.h>
24#include <linux/edac.h>
25#include <linux/smp.h>
26#include <linux/gfp.h>
27
28#include <linux/of_platform.h>
29#include <linux/of_device.h>
30#include "edac_module.h"
31#include "edac_core.h"
32#include "fsl_ddr_edac.h"
33
34#define EDAC_MOD_STR "fsl_ddr_edac"
35
36static int edac_mc_idx;
37
38static u32 orig_ddr_err_disable;
39static u32 orig_ddr_err_sbe;
40
41/************************ MC SYSFS parts ***********************************/
42
43#define to_mci(k) container_of(k, struct mem_ctl_info, dev)
44
York Sund43a9fb2016-08-09 14:55:41 -070045static ssize_t fsl_mc_inject_data_hi_show(struct device *dev,
46 struct device_attribute *mattr,
47 char *data)
48{
49 struct mem_ctl_info *mci = to_mci(dev);
50 struct fsl_mc_pdata *pdata = mci->pvt_info;
51 return sprintf(data, "0x%08x",
52 in_be32(pdata->mc_vbase +
53 FSL_MC_DATA_ERR_INJECT_HI));
54}
55
56static ssize_t fsl_mc_inject_data_lo_show(struct device *dev,
57 struct device_attribute *mattr,
York Sunea2eb9a2016-08-11 13:15:18 -070058 char *data)
59{
60 struct mem_ctl_info *mci = to_mci(dev);
York Sund43a9fb2016-08-09 14:55:41 -070061 struct fsl_mc_pdata *pdata = mci->pvt_info;
York Sunea2eb9a2016-08-11 13:15:18 -070062 return sprintf(data, "0x%08x",
63 in_be32(pdata->mc_vbase +
York Sund43a9fb2016-08-09 14:55:41 -070064 FSL_MC_DATA_ERR_INJECT_LO));
York Sunea2eb9a2016-08-11 13:15:18 -070065}
66
York Sund43a9fb2016-08-09 14:55:41 -070067static ssize_t fsl_mc_inject_ctrl_show(struct device *dev,
68 struct device_attribute *mattr,
York Sunea2eb9a2016-08-11 13:15:18 -070069 char *data)
70{
71 struct mem_ctl_info *mci = to_mci(dev);
York Sund43a9fb2016-08-09 14:55:41 -070072 struct fsl_mc_pdata *pdata = mci->pvt_info;
York Sunea2eb9a2016-08-11 13:15:18 -070073 return sprintf(data, "0x%08x",
York Sund43a9fb2016-08-09 14:55:41 -070074 in_be32(pdata->mc_vbase + FSL_MC_ECC_ERR_INJECT));
York Sunea2eb9a2016-08-11 13:15:18 -070075}
76
York Sund43a9fb2016-08-09 14:55:41 -070077static ssize_t fsl_mc_inject_data_hi_store(struct device *dev,
78 struct device_attribute *mattr,
York Sunea2eb9a2016-08-11 13:15:18 -070079 const char *data, size_t count)
80{
81 struct mem_ctl_info *mci = to_mci(dev);
York Sund43a9fb2016-08-09 14:55:41 -070082 struct fsl_mc_pdata *pdata = mci->pvt_info;
York Sunea2eb9a2016-08-11 13:15:18 -070083 if (isdigit(*data)) {
York Sund43a9fb2016-08-09 14:55:41 -070084 out_be32(pdata->mc_vbase + FSL_MC_DATA_ERR_INJECT_HI,
York Sunea2eb9a2016-08-11 13:15:18 -070085 simple_strtoul(data, NULL, 0));
86 return count;
87 }
88 return 0;
89}
90
York Sund43a9fb2016-08-09 14:55:41 -070091static ssize_t fsl_mc_inject_data_lo_store(struct device *dev,
92 struct device_attribute *mattr,
York Sunea2eb9a2016-08-11 13:15:18 -070093 const char *data, size_t count)
94{
95 struct mem_ctl_info *mci = to_mci(dev);
York Sund43a9fb2016-08-09 14:55:41 -070096 struct fsl_mc_pdata *pdata = mci->pvt_info;
York Sunea2eb9a2016-08-11 13:15:18 -070097 if (isdigit(*data)) {
York Sund43a9fb2016-08-09 14:55:41 -070098 out_be32(pdata->mc_vbase + FSL_MC_DATA_ERR_INJECT_LO,
York Sunea2eb9a2016-08-11 13:15:18 -070099 simple_strtoul(data, NULL, 0));
100 return count;
101 }
102 return 0;
103}
104
York Sund43a9fb2016-08-09 14:55:41 -0700105static ssize_t fsl_mc_inject_ctrl_store(struct device *dev,
106 struct device_attribute *mattr,
York Sunea2eb9a2016-08-11 13:15:18 -0700107 const char *data, size_t count)
108{
109 struct mem_ctl_info *mci = to_mci(dev);
York Sund43a9fb2016-08-09 14:55:41 -0700110 struct fsl_mc_pdata *pdata = mci->pvt_info;
York Sunea2eb9a2016-08-11 13:15:18 -0700111 if (isdigit(*data)) {
York Sund43a9fb2016-08-09 14:55:41 -0700112 out_be32(pdata->mc_vbase + FSL_MC_ECC_ERR_INJECT,
York Sunea2eb9a2016-08-11 13:15:18 -0700113 simple_strtoul(data, NULL, 0));
114 return count;
115 }
116 return 0;
117}
118
119DEVICE_ATTR(inject_data_hi, S_IRUGO | S_IWUSR,
York Sund43a9fb2016-08-09 14:55:41 -0700120 fsl_mc_inject_data_hi_show, fsl_mc_inject_data_hi_store);
York Sunea2eb9a2016-08-11 13:15:18 -0700121DEVICE_ATTR(inject_data_lo, S_IRUGO | S_IWUSR,
York Sund43a9fb2016-08-09 14:55:41 -0700122 fsl_mc_inject_data_lo_show, fsl_mc_inject_data_lo_store);
York Sunea2eb9a2016-08-11 13:15:18 -0700123DEVICE_ATTR(inject_ctrl, S_IRUGO | S_IWUSR,
York Sund43a9fb2016-08-09 14:55:41 -0700124 fsl_mc_inject_ctrl_show, fsl_mc_inject_ctrl_store);
York Sunea2eb9a2016-08-11 13:15:18 -0700125
York Sund43a9fb2016-08-09 14:55:41 -0700126static struct attribute *fsl_ddr_dev_attrs[] = {
York Sunea2eb9a2016-08-11 13:15:18 -0700127 &dev_attr_inject_data_hi.attr,
128 &dev_attr_inject_data_lo.attr,
129 &dev_attr_inject_ctrl.attr,
130 NULL
131};
132
York Sund43a9fb2016-08-09 14:55:41 -0700133ATTRIBUTE_GROUPS(fsl_ddr_dev);
York Sunea2eb9a2016-08-11 13:15:18 -0700134
135/**************************** MC Err device ***************************/
136
137/*
138 * Taken from table 8-55 in the MPC8641 User's Manual and/or 9-61 in the
139 * MPC8572 User's Manual. Each line represents a syndrome bit column as a
140 * 64-bit value, but split into an upper and lower 32-bit chunk. The labels
141 * below correspond to Freescale's manuals.
142 */
143static unsigned int ecc_table[16] = {
144 /* MSB LSB */
145 /* [0:31] [32:63] */
146 0xf00fe11e, 0xc33c0ff7, /* Syndrome bit 7 */
147 0x00ff00ff, 0x00fff0ff,
148 0x0f0f0f0f, 0x0f0fff00,
149 0x11113333, 0x7777000f,
150 0x22224444, 0x8888222f,
151 0x44448888, 0xffff4441,
152 0x8888ffff, 0x11118882,
153 0xffff1111, 0x22221114, /* Syndrome bit 0 */
154};
155
156/*
157 * Calculate the correct ECC value for a 64-bit value specified by high:low
158 */
159static u8 calculate_ecc(u32 high, u32 low)
160{
161 u32 mask_low;
162 u32 mask_high;
163 int bit_cnt;
164 u8 ecc = 0;
165 int i;
166 int j;
167
168 for (i = 0; i < 8; i++) {
169 mask_high = ecc_table[i * 2];
170 mask_low = ecc_table[i * 2 + 1];
171 bit_cnt = 0;
172
173 for (j = 0; j < 32; j++) {
174 if ((mask_high >> j) & 1)
175 bit_cnt ^= (high >> j) & 1;
176 if ((mask_low >> j) & 1)
177 bit_cnt ^= (low >> j) & 1;
178 }
179
180 ecc |= bit_cnt << i;
181 }
182
183 return ecc;
184}
185
186/*
187 * Create the syndrome code which is generated if the data line specified by
188 * 'bit' failed. Eg generate an 8-bit codes seen in Table 8-55 in the MPC8641
189 * User's Manual and 9-61 in the MPC8572 User's Manual.
190 */
191static u8 syndrome_from_bit(unsigned int bit) {
192 int i;
193 u8 syndrome = 0;
194
195 /*
196 * Cycle through the upper or lower 32-bit portion of each value in
197 * ecc_table depending on if 'bit' is in the upper or lower half of
198 * 64-bit data.
199 */
200 for (i = bit < 32; i < 16; i += 2)
201 syndrome |= ((ecc_table[i] >> (bit % 32)) & 1) << (i / 2);
202
203 return syndrome;
204}
205
206/*
207 * Decode data and ecc syndrome to determine what went wrong
208 * Note: This can only decode single-bit errors
209 */
210static void sbe_ecc_decode(u32 cap_high, u32 cap_low, u32 cap_ecc,
211 int *bad_data_bit, int *bad_ecc_bit)
212{
213 int i;
214 u8 syndrome;
215
216 *bad_data_bit = -1;
217 *bad_ecc_bit = -1;
218
219 /*
220 * Calculate the ECC of the captured data and XOR it with the captured
221 * ECC to find an ECC syndrome value we can search for
222 */
223 syndrome = calculate_ecc(cap_high, cap_low) ^ cap_ecc;
224
225 /* Check if a data line is stuck... */
226 for (i = 0; i < 64; i++) {
227 if (syndrome == syndrome_from_bit(i)) {
228 *bad_data_bit = i;
229 return;
230 }
231 }
232
233 /* If data is correct, check ECC bits for errors... */
234 for (i = 0; i < 8; i++) {
235 if ((syndrome >> i) & 0x1) {
236 *bad_ecc_bit = i;
237 return;
238 }
239 }
240}
241
242#define make64(high, low) (((u64)(high) << 32) | (low))
243
York Sund43a9fb2016-08-09 14:55:41 -0700244static void fsl_mc_check(struct mem_ctl_info *mci)
York Sunea2eb9a2016-08-11 13:15:18 -0700245{
York Sund43a9fb2016-08-09 14:55:41 -0700246 struct fsl_mc_pdata *pdata = mci->pvt_info;
York Sunea2eb9a2016-08-11 13:15:18 -0700247 struct csrow_info *csrow;
248 u32 bus_width;
249 u32 err_detect;
250 u32 syndrome;
251 u64 err_addr;
252 u32 pfn;
253 int row_index;
254 u32 cap_high;
255 u32 cap_low;
256 int bad_data_bit;
257 int bad_ecc_bit;
258
York Sund43a9fb2016-08-09 14:55:41 -0700259 err_detect = in_be32(pdata->mc_vbase + FSL_MC_ERR_DETECT);
York Sunea2eb9a2016-08-11 13:15:18 -0700260 if (!err_detect)
261 return;
262
York Sund43a9fb2016-08-09 14:55:41 -0700263 fsl_mc_printk(mci, KERN_ERR, "Err Detect Register: %#8.8x\n",
264 err_detect);
York Sunea2eb9a2016-08-11 13:15:18 -0700265
266 /* no more processing if not ECC bit errors */
267 if (!(err_detect & (DDR_EDE_SBE | DDR_EDE_MBE))) {
York Sund43a9fb2016-08-09 14:55:41 -0700268 out_be32(pdata->mc_vbase + FSL_MC_ERR_DETECT, err_detect);
York Sunea2eb9a2016-08-11 13:15:18 -0700269 return;
270 }
271
York Sund43a9fb2016-08-09 14:55:41 -0700272 syndrome = in_be32(pdata->mc_vbase + FSL_MC_CAPTURE_ECC);
York Sunea2eb9a2016-08-11 13:15:18 -0700273
274 /* Mask off appropriate bits of syndrome based on bus width */
York Sund43a9fb2016-08-09 14:55:41 -0700275 bus_width = (in_be32(pdata->mc_vbase + FSL_MC_DDR_SDRAM_CFG) &
York Sunea2eb9a2016-08-11 13:15:18 -0700276 DSC_DBW_MASK) ? 32 : 64;
277 if (bus_width == 64)
278 syndrome &= 0xff;
279 else
280 syndrome &= 0xffff;
281
282 err_addr = make64(
York Sund43a9fb2016-08-09 14:55:41 -0700283 in_be32(pdata->mc_vbase + FSL_MC_CAPTURE_EXT_ADDRESS),
284 in_be32(pdata->mc_vbase + FSL_MC_CAPTURE_ADDRESS));
York Sunea2eb9a2016-08-11 13:15:18 -0700285 pfn = err_addr >> PAGE_SHIFT;
286
287 for (row_index = 0; row_index < mci->nr_csrows; row_index++) {
288 csrow = mci->csrows[row_index];
289 if ((pfn >= csrow->first_page) && (pfn <= csrow->last_page))
290 break;
291 }
292
York Sund43a9fb2016-08-09 14:55:41 -0700293 cap_high = in_be32(pdata->mc_vbase + FSL_MC_CAPTURE_DATA_HI);
294 cap_low = in_be32(pdata->mc_vbase + FSL_MC_CAPTURE_DATA_LO);
York Sunea2eb9a2016-08-11 13:15:18 -0700295
296 /*
297 * Analyze single-bit errors on 64-bit wide buses
298 * TODO: Add support for 32-bit wide buses
299 */
300 if ((err_detect & DDR_EDE_SBE) && (bus_width == 64)) {
301 sbe_ecc_decode(cap_high, cap_low, syndrome,
302 &bad_data_bit, &bad_ecc_bit);
303
304 if (bad_data_bit != -1)
York Sund43a9fb2016-08-09 14:55:41 -0700305 fsl_mc_printk(mci, KERN_ERR,
York Sunea2eb9a2016-08-11 13:15:18 -0700306 "Faulty Data bit: %d\n", bad_data_bit);
307 if (bad_ecc_bit != -1)
York Sund43a9fb2016-08-09 14:55:41 -0700308 fsl_mc_printk(mci, KERN_ERR,
York Sunea2eb9a2016-08-11 13:15:18 -0700309 "Faulty ECC bit: %d\n", bad_ecc_bit);
310
York Sund43a9fb2016-08-09 14:55:41 -0700311 fsl_mc_printk(mci, KERN_ERR,
York Sunea2eb9a2016-08-11 13:15:18 -0700312 "Expected Data / ECC:\t%#8.8x_%08x / %#2.2x\n",
313 cap_high ^ (1 << (bad_data_bit - 32)),
314 cap_low ^ (1 << bad_data_bit),
315 syndrome ^ (1 << bad_ecc_bit));
316 }
317
York Sund43a9fb2016-08-09 14:55:41 -0700318 fsl_mc_printk(mci, KERN_ERR,
York Sunea2eb9a2016-08-11 13:15:18 -0700319 "Captured Data / ECC:\t%#8.8x_%08x / %#2.2x\n",
320 cap_high, cap_low, syndrome);
York Sund43a9fb2016-08-09 14:55:41 -0700321 fsl_mc_printk(mci, KERN_ERR, "Err addr: %#8.8llx\n", err_addr);
322 fsl_mc_printk(mci, KERN_ERR, "PFN: %#8.8x\n", pfn);
York Sunea2eb9a2016-08-11 13:15:18 -0700323
324 /* we are out of range */
325 if (row_index == mci->nr_csrows)
York Sund43a9fb2016-08-09 14:55:41 -0700326 fsl_mc_printk(mci, KERN_ERR, "PFN out of range!\n");
York Sunea2eb9a2016-08-11 13:15:18 -0700327
328 if (err_detect & DDR_EDE_SBE)
329 edac_mc_handle_error(HW_EVENT_ERR_CORRECTED, mci, 1,
330 pfn, err_addr & ~PAGE_MASK, syndrome,
331 row_index, 0, -1,
332 mci->ctl_name, "");
333
334 if (err_detect & DDR_EDE_MBE)
335 edac_mc_handle_error(HW_EVENT_ERR_UNCORRECTED, mci, 1,
336 pfn, err_addr & ~PAGE_MASK, syndrome,
337 row_index, 0, -1,
338 mci->ctl_name, "");
339
York Sund43a9fb2016-08-09 14:55:41 -0700340 out_be32(pdata->mc_vbase + FSL_MC_ERR_DETECT, err_detect);
York Sunea2eb9a2016-08-11 13:15:18 -0700341}
342
York Sund43a9fb2016-08-09 14:55:41 -0700343static irqreturn_t fsl_mc_isr(int irq, void *dev_id)
York Sunea2eb9a2016-08-11 13:15:18 -0700344{
345 struct mem_ctl_info *mci = dev_id;
York Sund43a9fb2016-08-09 14:55:41 -0700346 struct fsl_mc_pdata *pdata = mci->pvt_info;
York Sunea2eb9a2016-08-11 13:15:18 -0700347 u32 err_detect;
348
York Sund43a9fb2016-08-09 14:55:41 -0700349 err_detect = in_be32(pdata->mc_vbase + FSL_MC_ERR_DETECT);
York Sunea2eb9a2016-08-11 13:15:18 -0700350 if (!err_detect)
351 return IRQ_NONE;
352
York Sund43a9fb2016-08-09 14:55:41 -0700353 fsl_mc_check(mci);
York Sunea2eb9a2016-08-11 13:15:18 -0700354
355 return IRQ_HANDLED;
356}
357
York Sund43a9fb2016-08-09 14:55:41 -0700358static void fsl_ddr_init_csrows(struct mem_ctl_info *mci)
York Sunea2eb9a2016-08-11 13:15:18 -0700359{
York Sund43a9fb2016-08-09 14:55:41 -0700360 struct fsl_mc_pdata *pdata = mci->pvt_info;
York Sunea2eb9a2016-08-11 13:15:18 -0700361 struct csrow_info *csrow;
362 struct dimm_info *dimm;
363 u32 sdram_ctl;
364 u32 sdtype;
365 enum mem_type mtype;
366 u32 cs_bnds;
367 int index;
368
York Sund43a9fb2016-08-09 14:55:41 -0700369 sdram_ctl = in_be32(pdata->mc_vbase + FSL_MC_DDR_SDRAM_CFG);
York Sunea2eb9a2016-08-11 13:15:18 -0700370
371 sdtype = sdram_ctl & DSC_SDTYPE_MASK;
372 if (sdram_ctl & DSC_RD_EN) {
373 switch (sdtype) {
374 case DSC_SDTYPE_DDR:
375 mtype = MEM_RDDR;
376 break;
377 case DSC_SDTYPE_DDR2:
378 mtype = MEM_RDDR2;
379 break;
380 case DSC_SDTYPE_DDR3:
381 mtype = MEM_RDDR3;
382 break;
383 default:
384 mtype = MEM_UNKNOWN;
385 break;
386 }
387 } else {
388 switch (sdtype) {
389 case DSC_SDTYPE_DDR:
390 mtype = MEM_DDR;
391 break;
392 case DSC_SDTYPE_DDR2:
393 mtype = MEM_DDR2;
394 break;
395 case DSC_SDTYPE_DDR3:
396 mtype = MEM_DDR3;
397 break;
398 default:
399 mtype = MEM_UNKNOWN;
400 break;
401 }
402 }
403
404 for (index = 0; index < mci->nr_csrows; index++) {
405 u32 start;
406 u32 end;
407
408 csrow = mci->csrows[index];
409 dimm = csrow->channels[0]->dimm;
410
York Sund43a9fb2016-08-09 14:55:41 -0700411 cs_bnds = in_be32(pdata->mc_vbase + FSL_MC_CS_BNDS_0 +
412 (index * FSL_MC_CS_BNDS_OFS));
York Sunea2eb9a2016-08-11 13:15:18 -0700413
414 start = (cs_bnds & 0xffff0000) >> 16;
415 end = (cs_bnds & 0x0000ffff);
416
417 if (start == end)
418 continue; /* not populated */
419
420 start <<= (24 - PAGE_SHIFT);
421 end <<= (24 - PAGE_SHIFT);
422 end |= (1 << (24 - PAGE_SHIFT)) - 1;
423
424 csrow->first_page = start;
425 csrow->last_page = end;
426
427 dimm->nr_pages = end + 1 - start;
428 dimm->grain = 8;
429 dimm->mtype = mtype;
430 dimm->dtype = DEV_UNKNOWN;
431 if (sdram_ctl & DSC_X32_EN)
432 dimm->dtype = DEV_X32;
433 dimm->edac_mode = EDAC_SECDED;
434 }
435}
436
York Sund43a9fb2016-08-09 14:55:41 -0700437int fsl_mc_err_probe(struct platform_device *op)
York Sunea2eb9a2016-08-11 13:15:18 -0700438{
439 struct mem_ctl_info *mci;
440 struct edac_mc_layer layers[2];
York Sund43a9fb2016-08-09 14:55:41 -0700441 struct fsl_mc_pdata *pdata;
York Sunea2eb9a2016-08-11 13:15:18 -0700442 struct resource r;
443 u32 sdram_ctl;
444 int res;
445
York Sund43a9fb2016-08-09 14:55:41 -0700446 if (!devres_open_group(&op->dev, fsl_mc_err_probe, GFP_KERNEL))
York Sunea2eb9a2016-08-11 13:15:18 -0700447 return -ENOMEM;
448
449 layers[0].type = EDAC_MC_LAYER_CHIP_SELECT;
450 layers[0].size = 4;
451 layers[0].is_virt_csrow = true;
452 layers[1].type = EDAC_MC_LAYER_CHANNEL;
453 layers[1].size = 1;
454 layers[1].is_virt_csrow = false;
455 mci = edac_mc_alloc(edac_mc_idx, ARRAY_SIZE(layers), layers,
456 sizeof(*pdata));
457 if (!mci) {
York Sund43a9fb2016-08-09 14:55:41 -0700458 devres_release_group(&op->dev, fsl_mc_err_probe);
York Sunea2eb9a2016-08-11 13:15:18 -0700459 return -ENOMEM;
460 }
461
462 pdata = mci->pvt_info;
York Sund43a9fb2016-08-09 14:55:41 -0700463 pdata->name = "fsl_mc_err";
York Sunea2eb9a2016-08-11 13:15:18 -0700464 pdata->irq = NO_IRQ;
465 mci->pdev = &op->dev;
466 pdata->edac_idx = edac_mc_idx++;
467 dev_set_drvdata(mci->pdev, mci);
468 mci->ctl_name = pdata->name;
469 mci->dev_name = pdata->name;
470
471 res = of_address_to_resource(op->dev.of_node, 0, &r);
472 if (res) {
473 pr_err("%s: Unable to get resource for MC err regs\n",
474 __func__);
475 goto err;
476 }
477
478 if (!devm_request_mem_region(&op->dev, r.start, resource_size(&r),
479 pdata->name)) {
480 pr_err("%s: Error while requesting mem region\n",
481 __func__);
482 res = -EBUSY;
483 goto err;
484 }
485
486 pdata->mc_vbase = devm_ioremap(&op->dev, r.start, resource_size(&r));
487 if (!pdata->mc_vbase) {
488 pr_err("%s: Unable to setup MC err regs\n", __func__);
489 res = -ENOMEM;
490 goto err;
491 }
492
York Sund43a9fb2016-08-09 14:55:41 -0700493 sdram_ctl = in_be32(pdata->mc_vbase + FSL_MC_DDR_SDRAM_CFG);
York Sunea2eb9a2016-08-11 13:15:18 -0700494 if (!(sdram_ctl & DSC_ECC_EN)) {
495 /* no ECC */
496 pr_warn("%s: No ECC DIMMs discovered\n", __func__);
497 res = -ENODEV;
498 goto err;
499 }
500
501 edac_dbg(3, "init mci\n");
502 mci->mtype_cap = MEM_FLAG_RDDR | MEM_FLAG_RDDR2 |
503 MEM_FLAG_DDR | MEM_FLAG_DDR2;
504 mci->edac_ctl_cap = EDAC_FLAG_NONE | EDAC_FLAG_SECDED;
505 mci->edac_cap = EDAC_FLAG_SECDED;
506 mci->mod_name = EDAC_MOD_STR;
507
508 if (edac_op_state == EDAC_OPSTATE_POLL)
York Sund43a9fb2016-08-09 14:55:41 -0700509 mci->edac_check = fsl_mc_check;
York Sunea2eb9a2016-08-11 13:15:18 -0700510
511 mci->ctl_page_to_phys = NULL;
512
513 mci->scrub_mode = SCRUB_SW_SRC;
514
York Sund43a9fb2016-08-09 14:55:41 -0700515 fsl_ddr_init_csrows(mci);
York Sunea2eb9a2016-08-11 13:15:18 -0700516
517 /* store the original error disable bits */
518 orig_ddr_err_disable =
York Sund43a9fb2016-08-09 14:55:41 -0700519 in_be32(pdata->mc_vbase + FSL_MC_ERR_DISABLE);
520 out_be32(pdata->mc_vbase + FSL_MC_ERR_DISABLE, 0);
York Sunea2eb9a2016-08-11 13:15:18 -0700521
522 /* clear all error bits */
York Sund43a9fb2016-08-09 14:55:41 -0700523 out_be32(pdata->mc_vbase + FSL_MC_ERR_DETECT, ~0);
York Sunea2eb9a2016-08-11 13:15:18 -0700524
York Sund43a9fb2016-08-09 14:55:41 -0700525 if (edac_mc_add_mc_with_groups(mci, fsl_ddr_dev_groups)) {
York Sunea2eb9a2016-08-11 13:15:18 -0700526 edac_dbg(3, "failed edac_mc_add_mc()\n");
527 goto err;
528 }
529
530 if (edac_op_state == EDAC_OPSTATE_INT) {
York Sund43a9fb2016-08-09 14:55:41 -0700531 out_be32(pdata->mc_vbase + FSL_MC_ERR_INT_EN,
York Sunea2eb9a2016-08-11 13:15:18 -0700532 DDR_EIE_MBEE | DDR_EIE_SBEE);
533
534 /* store the original error management threshold */
535 orig_ddr_err_sbe = in_be32(pdata->mc_vbase +
York Sund43a9fb2016-08-09 14:55:41 -0700536 FSL_MC_ERR_SBE) & 0xff0000;
York Sunea2eb9a2016-08-11 13:15:18 -0700537
538 /* set threshold to 1 error per interrupt */
York Sund43a9fb2016-08-09 14:55:41 -0700539 out_be32(pdata->mc_vbase + FSL_MC_ERR_SBE, 0x10000);
York Sunea2eb9a2016-08-11 13:15:18 -0700540
541 /* register interrupts */
542 pdata->irq = irq_of_parse_and_map(op->dev.of_node, 0);
543 res = devm_request_irq(&op->dev, pdata->irq,
York Sund43a9fb2016-08-09 14:55:41 -0700544 fsl_mc_isr,
York Sunea2eb9a2016-08-11 13:15:18 -0700545 IRQF_SHARED,
546 "[EDAC] MC err", mci);
547 if (res < 0) {
York Sund43a9fb2016-08-09 14:55:41 -0700548 pr_err("%s: Unable to request irq %d for FSL DDR DRAM ERR\n",
York Sunea2eb9a2016-08-11 13:15:18 -0700549 __func__, pdata->irq);
550 irq_dispose_mapping(pdata->irq);
551 res = -ENODEV;
552 goto err2;
553 }
554
555 pr_info(EDAC_MOD_STR " acquired irq %d for MC\n",
556 pdata->irq);
557 }
558
York Sund43a9fb2016-08-09 14:55:41 -0700559 devres_remove_group(&op->dev, fsl_mc_err_probe);
York Sunea2eb9a2016-08-11 13:15:18 -0700560 edac_dbg(3, "success\n");
561 pr_info(EDAC_MOD_STR " MC err registered\n");
562
563 return 0;
564
565err2:
566 edac_mc_del_mc(&op->dev);
567err:
York Sund43a9fb2016-08-09 14:55:41 -0700568 devres_release_group(&op->dev, fsl_mc_err_probe);
York Sunea2eb9a2016-08-11 13:15:18 -0700569 edac_mc_free(mci);
570 return res;
571}
572
York Sund43a9fb2016-08-09 14:55:41 -0700573int fsl_mc_err_remove(struct platform_device *op)
York Sunea2eb9a2016-08-11 13:15:18 -0700574{
575 struct mem_ctl_info *mci = dev_get_drvdata(&op->dev);
York Sund43a9fb2016-08-09 14:55:41 -0700576 struct fsl_mc_pdata *pdata = mci->pvt_info;
York Sunea2eb9a2016-08-11 13:15:18 -0700577
578 edac_dbg(0, "\n");
579
580 if (edac_op_state == EDAC_OPSTATE_INT) {
York Sund43a9fb2016-08-09 14:55:41 -0700581 out_be32(pdata->mc_vbase + FSL_MC_ERR_INT_EN, 0);
York Sunea2eb9a2016-08-11 13:15:18 -0700582 irq_dispose_mapping(pdata->irq);
583 }
584
York Sund43a9fb2016-08-09 14:55:41 -0700585 out_be32(pdata->mc_vbase + FSL_MC_ERR_DISABLE,
York Sunea2eb9a2016-08-11 13:15:18 -0700586 orig_ddr_err_disable);
York Sund43a9fb2016-08-09 14:55:41 -0700587 out_be32(pdata->mc_vbase + FSL_MC_ERR_SBE, orig_ddr_err_sbe);
York Sunea2eb9a2016-08-11 13:15:18 -0700588
589 edac_mc_del_mc(&op->dev);
590 edac_mc_free(mci);
591 return 0;
592}