blob: 6537079963424b09bba4df9f0de93bd2a1e5820e [file] [log] [blame]
Minghuan Lian62d0ff832014-11-05 16:45:11 +08001/*
2 * PCIe host controller driver for Freescale Layerscape SoCs
3 *
4 * Copyright (C) 2014 Freescale Semiconductor.
5 *
Minghuan Lian5192ec72015-10-16 15:19:19 +08006 * Author: Minghuan Lian <Minghuan.Lian@freescale.com>
Minghuan Lian62d0ff832014-11-05 16:45:11 +08007 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
12
13#include <linux/kernel.h>
Minghuan Lian62d0ff832014-11-05 16:45:11 +080014#include <linux/interrupt.h>
Paul Gortmaker154fb602016-07-02 19:13:27 -040015#include <linux/init.h>
Minghuan Lian62d0ff832014-11-05 16:45:11 +080016#include <linux/of_pci.h>
17#include <linux/of_platform.h>
18#include <linux/of_irq.h>
19#include <linux/of_address.h>
20#include <linux/pci.h>
21#include <linux/platform_device.h>
22#include <linux/resource.h>
23#include <linux/mfd/syscon.h>
24#include <linux/regmap.h>
25
26#include "pcie-designware.h"
27
28/* PEX1/2 Misc Ports Status Register */
29#define SCFG_PEXMSCPORTSR(pex_idx) (0x94 + (pex_idx) * 4)
30#define LTSSM_STATE_SHIFT 20
31#define LTSSM_STATE_MASK 0x3f
32#define LTSSM_PCIE_L0 0x11 /* L0 state */
33
Minghuan Lian5192ec72015-10-16 15:19:19 +080034/* PEX Internal Configuration Registers */
35#define PCIE_STRFMR1 0x71c /* Symbol Timer & Filter Mask Register1 */
36#define PCIE_DBI_RO_WR_EN 0x8bc /* DBI Read-Only Write Enable Register */
37
38/* PEX LUT registers */
39#define PCIE_LUT_DBG 0x7FC /* PEX LUT Debug Register */
Minghuan Lian62d0ff832014-11-05 16:45:11 +080040
Minghuan Liand6463342015-10-16 15:19:17 +080041struct ls_pcie_drvdata {
Minghuan Lian5192ec72015-10-16 15:19:19 +080042 u32 lut_offset;
43 u32 ltssm_shift;
Minghuan Liand6463342015-10-16 15:19:17 +080044 struct pcie_host_ops *ops;
45};
46
Minghuan Lian62d0ff832014-11-05 16:45:11 +080047struct ls_pcie {
Bjorn Helgaas6caaa282016-10-06 13:38:05 -050048 struct pcie_port pp; /* pp.dbi_base is DT regs */
Minghuan Lian5192ec72015-10-16 15:19:19 +080049 void __iomem *lut;
Minghuan Lian62d0ff832014-11-05 16:45:11 +080050 struct regmap *scfg;
Minghuan Liand6463342015-10-16 15:19:17 +080051 const struct ls_pcie_drvdata *drvdata;
Minghuan Lian62d0ff832014-11-05 16:45:11 +080052 int index;
Minghuan Lian62d0ff832014-11-05 16:45:11 +080053};
54
55#define to_ls_pcie(x) container_of(x, struct ls_pcie, pp)
56
Minghuan Lian7af4ce32015-10-16 15:19:16 +080057static bool ls_pcie_is_bridge(struct ls_pcie *pcie)
58{
59 u32 header_type;
60
Bjorn Helgaasd41d2952016-10-06 13:38:05 -050061 header_type = ioread8(pcie->pp.dbi_base + PCI_HEADER_TYPE);
Minghuan Lian7af4ce32015-10-16 15:19:16 +080062 header_type &= 0x7f;
63
64 return header_type == PCI_HEADER_TYPE_BRIDGE;
65}
66
Minghuan Lian5192ec72015-10-16 15:19:19 +080067/* Clear multi-function bit */
68static void ls_pcie_clear_multifunction(struct ls_pcie *pcie)
69{
Bjorn Helgaasd41d2952016-10-06 13:38:05 -050070 iowrite8(PCI_HEADER_TYPE_BRIDGE, pcie->pp.dbi_base + PCI_HEADER_TYPE);
Minghuan Lian5192ec72015-10-16 15:19:19 +080071}
72
73/* Fix class value */
74static void ls_pcie_fix_class(struct ls_pcie *pcie)
75{
Bjorn Helgaasd41d2952016-10-06 13:38:05 -050076 iowrite16(PCI_CLASS_BRIDGE_PCI, pcie->pp.dbi_base + PCI_CLASS_DEVICE);
Minghuan Lian5192ec72015-10-16 15:19:19 +080077}
78
Minghuan Lian1195c1032016-02-29 17:24:15 -060079/* Drop MSG TLP except for Vendor MSG */
80static void ls_pcie_drop_msg_tlp(struct ls_pcie *pcie)
81{
82 u32 val;
83
Bjorn Helgaasd41d2952016-10-06 13:38:05 -050084 val = ioread32(pcie->pp.dbi_base + PCIE_STRFMR1);
Minghuan Lian1195c1032016-02-29 17:24:15 -060085 val &= 0xDFFFFFFF;
Bjorn Helgaasd41d2952016-10-06 13:38:05 -050086 iowrite32(val, pcie->pp.dbi_base + PCIE_STRFMR1);
Minghuan Lian1195c1032016-02-29 17:24:15 -060087}
88
Minghuan Liand6463342015-10-16 15:19:17 +080089static int ls1021_pcie_link_up(struct pcie_port *pp)
Minghuan Lian62d0ff832014-11-05 16:45:11 +080090{
91 u32 state;
92 struct ls_pcie *pcie = to_ls_pcie(pp);
93
Minghuan Liand6463342015-10-16 15:19:17 +080094 if (!pcie->scfg)
95 return 0;
96
Minghuan Lian62d0ff832014-11-05 16:45:11 +080097 regmap_read(pcie->scfg, SCFG_PEXMSCPORTSR(pcie->index), &state);
98 state = (state >> LTSSM_STATE_SHIFT) & LTSSM_STATE_MASK;
99
100 if (state < LTSSM_PCIE_L0)
101 return 0;
102
103 return 1;
104}
105
Minghuan Liand6463342015-10-16 15:19:17 +0800106static void ls1021_pcie_host_init(struct pcie_port *pp)
Bjorn Helgaas1d3f9ba2015-06-02 16:24:25 -0500107{
Bjorn Helgaasc11125e2016-10-06 13:38:05 -0500108 struct device *dev = pp->dev;
Bjorn Helgaas1d3f9ba2015-06-02 16:24:25 -0500109 struct ls_pcie *pcie = to_ls_pcie(pp);
Minghuan Lian1195c1032016-02-29 17:24:15 -0600110 u32 index[2];
Minghuan Liand6463342015-10-16 15:19:17 +0800111
Bjorn Helgaasc11125e2016-10-06 13:38:05 -0500112 pcie->scfg = syscon_regmap_lookup_by_phandle(dev->of_node,
Minghuan Liand6463342015-10-16 15:19:17 +0800113 "fsl,pcie-scfg");
114 if (IS_ERR(pcie->scfg)) {
Bjorn Helgaasc11125e2016-10-06 13:38:05 -0500115 dev_err(dev, "No syscfg phandle specified\n");
Minghuan Liand6463342015-10-16 15:19:17 +0800116 pcie->scfg = NULL;
117 return;
118 }
119
Bjorn Helgaasc11125e2016-10-06 13:38:05 -0500120 if (of_property_read_u32_array(dev->of_node,
Minghuan Liand6463342015-10-16 15:19:17 +0800121 "fsl,pcie-scfg", index, 2)) {
122 pcie->scfg = NULL;
123 return;
124 }
125 pcie->index = index[1];
Bjorn Helgaas1d3f9ba2015-06-02 16:24:25 -0500126
127 dw_pcie_setup_rc(pp);
Bjorn Helgaas1d3f9ba2015-06-02 16:24:25 -0500128
Minghuan Lian1195c1032016-02-29 17:24:15 -0600129 ls_pcie_drop_msg_tlp(pcie);
Minghuan Lian62d0ff832014-11-05 16:45:11 +0800130}
131
Minghuan Lian5192ec72015-10-16 15:19:19 +0800132static int ls_pcie_link_up(struct pcie_port *pp)
133{
134 struct ls_pcie *pcie = to_ls_pcie(pp);
135 u32 state;
136
137 state = (ioread32(pcie->lut + PCIE_LUT_DBG) >>
138 pcie->drvdata->ltssm_shift) &
139 LTSSM_STATE_MASK;
140
141 if (state < LTSSM_PCIE_L0)
142 return 0;
143
144 return 1;
145}
146
147static void ls_pcie_host_init(struct pcie_port *pp)
148{
149 struct ls_pcie *pcie = to_ls_pcie(pp);
150
Bjorn Helgaasd41d2952016-10-06 13:38:05 -0500151 iowrite32(1, pcie->pp.dbi_base + PCIE_DBI_RO_WR_EN);
Minghuan Lian5192ec72015-10-16 15:19:19 +0800152 ls_pcie_fix_class(pcie);
153 ls_pcie_clear_multifunction(pcie);
Minghuan Lian1195c1032016-02-29 17:24:15 -0600154 ls_pcie_drop_msg_tlp(pcie);
Bjorn Helgaasd41d2952016-10-06 13:38:05 -0500155 iowrite32(0, pcie->pp.dbi_base + PCIE_DBI_RO_WR_EN);
Minghuan Lian5192ec72015-10-16 15:19:19 +0800156}
157
Minghuan Lianbd33b872015-10-16 15:19:20 +0800158static int ls_pcie_msi_host_init(struct pcie_port *pp,
159 struct msi_controller *chip)
160{
Bjorn Helgaasc11125e2016-10-06 13:38:05 -0500161 struct device *dev = pp->dev;
162 struct device_node *np = dev->of_node;
Minghuan Lianbd33b872015-10-16 15:19:20 +0800163 struct device_node *msi_node;
Minghuan Lianbd33b872015-10-16 15:19:20 +0800164
165 /*
166 * The MSI domain is set by the generic of_msi_configure(). This
167 * .msi_host_init() function keeps us from doing the default MSI
168 * domain setup in dw_pcie_host_init() and also enforces the
169 * requirement that "msi-parent" exists.
170 */
171 msi_node = of_parse_phandle(np, "msi-parent", 0);
172 if (!msi_node) {
Bjorn Helgaasc11125e2016-10-06 13:38:05 -0500173 dev_err(dev, "failed to find msi-parent\n");
Minghuan Lianbd33b872015-10-16 15:19:20 +0800174 return -EINVAL;
175 }
176
177 return 0;
178}
179
Minghuan Liand6463342015-10-16 15:19:17 +0800180static struct pcie_host_ops ls1021_pcie_host_ops = {
181 .link_up = ls1021_pcie_link_up,
182 .host_init = ls1021_pcie_host_init,
Minghuan Lianbd33b872015-10-16 15:19:20 +0800183 .msi_host_init = ls_pcie_msi_host_init,
Minghuan Lian62d0ff832014-11-05 16:45:11 +0800184};
185
Minghuan Lian5192ec72015-10-16 15:19:19 +0800186static struct pcie_host_ops ls_pcie_host_ops = {
187 .link_up = ls_pcie_link_up,
188 .host_init = ls_pcie_host_init,
Minghuan Lianbd33b872015-10-16 15:19:20 +0800189 .msi_host_init = ls_pcie_msi_host_init,
Minghuan Lian5192ec72015-10-16 15:19:19 +0800190};
191
Minghuan Liand6463342015-10-16 15:19:17 +0800192static struct ls_pcie_drvdata ls1021_drvdata = {
193 .ops = &ls1021_pcie_host_ops,
194};
195
Minghuan Lian5192ec72015-10-16 15:19:19 +0800196static struct ls_pcie_drvdata ls1043_drvdata = {
197 .lut_offset = 0x10000,
198 .ltssm_shift = 24,
199 .ops = &ls_pcie_host_ops,
200};
201
202static struct ls_pcie_drvdata ls2080_drvdata = {
203 .lut_offset = 0x80000,
204 .ltssm_shift = 0,
205 .ops = &ls_pcie_host_ops,
206};
207
Minghuan Liand6463342015-10-16 15:19:17 +0800208static const struct of_device_id ls_pcie_of_match[] = {
209 { .compatible = "fsl,ls1021a-pcie", .data = &ls1021_drvdata },
Minghuan Lian5192ec72015-10-16 15:19:19 +0800210 { .compatible = "fsl,ls1043a-pcie", .data = &ls1043_drvdata },
211 { .compatible = "fsl,ls2080a-pcie", .data = &ls2080_drvdata },
Yang Shidbae40b2016-01-27 09:32:05 -0800212 { .compatible = "fsl,ls2085a-pcie", .data = &ls2080_drvdata },
Minghuan Liand6463342015-10-16 15:19:17 +0800213 { },
214};
Minghuan Liand6463342015-10-16 15:19:17 +0800215
Bjorn Helgaas4726a822016-10-06 13:38:06 -0500216static int __init ls_add_pcie_port(struct ls_pcie *pcie)
Minghuan Lian62d0ff832014-11-05 16:45:11 +0800217{
Bjorn Helgaas7b0b1112016-10-06 13:38:05 -0500218 struct pcie_port *pp = &pcie->pp;
Bjorn Helgaasfefe6732016-10-06 13:38:06 -0500219 struct device *dev = pp->dev;
Minghuan Lian62d0ff832014-11-05 16:45:11 +0800220 int ret;
221
Minghuan Lian62d0ff832014-11-05 16:45:11 +0800222 ret = dw_pcie_host_init(pp);
223 if (ret) {
Bjorn Helgaasc11125e2016-10-06 13:38:05 -0500224 dev_err(dev, "failed to initialize host\n");
Minghuan Lian62d0ff832014-11-05 16:45:11 +0800225 return ret;
226 }
227
228 return 0;
229}
230
231static int __init ls_pcie_probe(struct platform_device *pdev)
232{
Bjorn Helgaasc11125e2016-10-06 13:38:05 -0500233 struct device *dev = &pdev->dev;
Minghuan Liand6463342015-10-16 15:19:17 +0800234 const struct of_device_id *match;
Minghuan Lian62d0ff832014-11-05 16:45:11 +0800235 struct ls_pcie *pcie;
Bjorn Helgaasfefe6732016-10-06 13:38:06 -0500236 struct pcie_port *pp;
Minghuan Lian62d0ff832014-11-05 16:45:11 +0800237 struct resource *dbi_base;
Minghuan Lian62d0ff832014-11-05 16:45:11 +0800238 int ret;
239
Bjorn Helgaasc11125e2016-10-06 13:38:05 -0500240 match = of_match_device(ls_pcie_of_match, dev);
Minghuan Liand6463342015-10-16 15:19:17 +0800241 if (!match)
242 return -ENODEV;
243
Bjorn Helgaasc11125e2016-10-06 13:38:05 -0500244 pcie = devm_kzalloc(dev, sizeof(*pcie), GFP_KERNEL);
Minghuan Lian62d0ff832014-11-05 16:45:11 +0800245 if (!pcie)
246 return -ENOMEM;
247
Bjorn Helgaasfefe6732016-10-06 13:38:06 -0500248 pp = &pcie->pp;
249 pp->dev = dev;
Marc Zyngier15480f32016-10-17 11:39:32 +0100250 pcie->drvdata = match->data;
Bjorn Helgaasfefe6732016-10-06 13:38:06 -0500251 pp->ops = pcie->drvdata->ops;
252
Minghuan Lian62d0ff832014-11-05 16:45:11 +0800253 dbi_base = platform_get_resource_byname(pdev, IORESOURCE_MEM, "regs");
Bjorn Helgaasd41d2952016-10-06 13:38:05 -0500254 pcie->pp.dbi_base = devm_ioremap_resource(dev, dbi_base);
255 if (IS_ERR(pcie->pp.dbi_base)) {
Bjorn Helgaasc11125e2016-10-06 13:38:05 -0500256 dev_err(dev, "missing *regs* space\n");
Bjorn Helgaasd41d2952016-10-06 13:38:05 -0500257 return PTR_ERR(pcie->pp.dbi_base);
Bjorn Helgaase3dc17a2015-04-09 14:36:52 -0500258 }
Minghuan Lian62d0ff832014-11-05 16:45:11 +0800259
Bjorn Helgaasd41d2952016-10-06 13:38:05 -0500260 pcie->lut = pcie->pp.dbi_base + pcie->drvdata->lut_offset;
Minghuan Lian62d0ff832014-11-05 16:45:11 +0800261
Minghuan Lian7af4ce32015-10-16 15:19:16 +0800262 if (!ls_pcie_is_bridge(pcie))
263 return -ENODEV;
264
Bjorn Helgaas4726a822016-10-06 13:38:06 -0500265 ret = ls_add_pcie_port(pcie);
Minghuan Lian62d0ff832014-11-05 16:45:11 +0800266 if (ret < 0)
267 return ret;
268
Minghuan Lian62d0ff832014-11-05 16:45:11 +0800269 return 0;
270}
271
Minghuan Lian62d0ff832014-11-05 16:45:11 +0800272static struct platform_driver ls_pcie_driver = {
273 .driver = {
274 .name = "layerscape-pcie",
Minghuan Lian62d0ff832014-11-05 16:45:11 +0800275 .of_match_table = ls_pcie_of_match,
276 },
277};
Paul Gortmaker154fb602016-07-02 19:13:27 -0400278builtin_platform_driver_probe(ls_pcie_driver, ls_pcie_probe);