blob: cdae435620f69f5af471939301a35e3fa40f4091 [file] [log] [blame]
Tejun Heo1fd7a692007-01-03 17:32:45 +09001/*
2 * sata_inic162x.c - Driver for Initio 162x SATA controllers
3 *
4 * Copyright 2006 SUSE Linux Products GmbH
5 * Copyright 2006 Tejun Heo <teheo@novell.com>
6 *
7 * This file is released under GPL v2.
8 *
9 * This controller is eccentric and easily locks up if something isn't
10 * right. Documentation is available at initio's website but it only
11 * documents registers (not programming model).
12 *
13 * - ATA disks work.
14 * - Hotplug works.
15 * - ATAPI read works but burning doesn't. This thing is really
16 * peculiar about ATAPI and I couldn't figure out how ATAPI PIO and
17 * ATAPI DMA WRITE should be programmed. If you've got a clue, be
18 * my guest.
19 * - Both STR and STD work.
20 */
21
22#include <linux/kernel.h>
23#include <linux/module.h>
24#include <linux/pci.h>
25#include <scsi/scsi_host.h>
26#include <linux/libata.h>
27#include <linux/blkdev.h>
28#include <scsi/scsi_device.h>
29
30#define DRV_NAME "sata_inic162x"
Jeff Garzik2a3103c2007-08-31 04:54:06 -040031#define DRV_VERSION "0.3"
Tejun Heo1fd7a692007-01-03 17:32:45 +090032
33enum {
34 MMIO_BAR = 5,
35
36 NR_PORTS = 2,
37
Tejun Heo3ad400a2008-04-30 16:35:11 +090038 IDMA_CPB_TBL_SIZE = 4 * 32,
39
40 INIC_DMA_BOUNDARY = 0xffffff,
41
Tejun Heob0dd9b82008-04-30 16:35:09 +090042 HOST_ACTRL = 0x08,
Tejun Heo1fd7a692007-01-03 17:32:45 +090043 HOST_CTL = 0x7c,
44 HOST_STAT = 0x7e,
45 HOST_IRQ_STAT = 0xbc,
46 HOST_IRQ_MASK = 0xbe,
47
48 PORT_SIZE = 0x40,
49
50 /* registers for ATA TF operation */
Tejun Heob0dd9b82008-04-30 16:35:09 +090051 PORT_TF_DATA = 0x00,
52 PORT_TF_FEATURE = 0x01,
53 PORT_TF_NSECT = 0x02,
54 PORT_TF_LBAL = 0x03,
55 PORT_TF_LBAM = 0x04,
56 PORT_TF_LBAH = 0x05,
57 PORT_TF_DEVICE = 0x06,
58 PORT_TF_COMMAND = 0x07,
59 PORT_TF_ALT_STAT = 0x08,
Tejun Heo1fd7a692007-01-03 17:32:45 +090060 PORT_IRQ_STAT = 0x09,
61 PORT_IRQ_MASK = 0x0a,
62 PORT_PRD_CTL = 0x0b,
63 PORT_PRD_ADDR = 0x0c,
64 PORT_PRD_XFERLEN = 0x10,
Tejun Heob0dd9b82008-04-30 16:35:09 +090065 PORT_CPB_CPBLAR = 0x18,
66 PORT_CPB_PTQFIFO = 0x1c,
Tejun Heo1fd7a692007-01-03 17:32:45 +090067
68 /* IDMA register */
69 PORT_IDMA_CTL = 0x14,
Tejun Heob0dd9b82008-04-30 16:35:09 +090070 PORT_IDMA_STAT = 0x16,
71
72 PORT_RPQ_FIFO = 0x1e,
73 PORT_RPQ_CNT = 0x1f,
Tejun Heo1fd7a692007-01-03 17:32:45 +090074
75 PORT_SCR = 0x20,
76
77 /* HOST_CTL bits */
78 HCTL_IRQOFF = (1 << 8), /* global IRQ off */
Tejun Heob0dd9b82008-04-30 16:35:09 +090079 HCTL_FTHD0 = (1 << 10), /* fifo threshold 0 */
80 HCTL_FTHD1 = (1 << 11), /* fifo threshold 1*/
81 HCTL_PWRDWN = (1 << 12), /* power down PHYs */
Tejun Heo1fd7a692007-01-03 17:32:45 +090082 HCTL_SOFTRST = (1 << 13), /* global reset (no phy reset) */
83 HCTL_RPGSEL = (1 << 15), /* register page select */
84
85 HCTL_KNOWN_BITS = HCTL_IRQOFF | HCTL_PWRDWN | HCTL_SOFTRST |
86 HCTL_RPGSEL,
87
88 /* HOST_IRQ_(STAT|MASK) bits */
89 HIRQ_PORT0 = (1 << 0),
90 HIRQ_PORT1 = (1 << 1),
91 HIRQ_SOFT = (1 << 14),
92 HIRQ_GLOBAL = (1 << 15), /* STAT only */
93
94 /* PORT_IRQ_(STAT|MASK) bits */
95 PIRQ_OFFLINE = (1 << 0), /* device unplugged */
96 PIRQ_ONLINE = (1 << 1), /* device plugged */
97 PIRQ_COMPLETE = (1 << 2), /* completion interrupt */
98 PIRQ_FATAL = (1 << 3), /* fatal error */
99 PIRQ_ATA = (1 << 4), /* ATA interrupt */
100 PIRQ_REPLY = (1 << 5), /* reply FIFO not empty */
101 PIRQ_PENDING = (1 << 7), /* port IRQ pending (STAT only) */
102
103 PIRQ_ERR = PIRQ_OFFLINE | PIRQ_ONLINE | PIRQ_FATAL,
Tejun Heoab5b02352008-04-30 16:35:12 +0900104 PIRQ_MASK_DEFAULT = PIRQ_REPLY,
Tejun Heo1fd7a692007-01-03 17:32:45 +0900105 PIRQ_MASK_FREEZE = 0xff,
106
107 /* PORT_PRD_CTL bits */
108 PRD_CTL_START = (1 << 0),
109 PRD_CTL_WR = (1 << 3),
110 PRD_CTL_DMAEN = (1 << 7), /* DMA enable */
111
112 /* PORT_IDMA_CTL bits */
113 IDMA_CTL_RST_ATA = (1 << 2), /* hardreset ATA bus */
114 IDMA_CTL_RST_IDMA = (1 << 5), /* reset IDMA machinary */
115 IDMA_CTL_GO = (1 << 7), /* IDMA mode go */
116 IDMA_CTL_ATA_NIEN = (1 << 8), /* ATA IRQ disable */
Tejun Heob0dd9b82008-04-30 16:35:09 +0900117
118 /* PORT_IDMA_STAT bits */
119 IDMA_STAT_PERR = (1 << 0), /* PCI ERROR MODE */
120 IDMA_STAT_CPBERR = (1 << 1), /* ADMA CPB error */
121 IDMA_STAT_LGCY = (1 << 3), /* ADMA legacy */
122 IDMA_STAT_UIRQ = (1 << 4), /* ADMA unsolicited irq */
123 IDMA_STAT_STPD = (1 << 5), /* ADMA stopped */
124 IDMA_STAT_PSD = (1 << 6), /* ADMA pause */
125 IDMA_STAT_DONE = (1 << 7), /* ADMA done */
126
127 IDMA_STAT_ERR = IDMA_STAT_PERR | IDMA_STAT_CPBERR,
128
129 /* CPB Control Flags*/
130 CPB_CTL_VALID = (1 << 0), /* CPB valid */
131 CPB_CTL_QUEUED = (1 << 1), /* queued command */
132 CPB_CTL_DATA = (1 << 2), /* data, rsvd in datasheet */
133 CPB_CTL_IEN = (1 << 3), /* PCI interrupt enable */
134 CPB_CTL_DEVDIR = (1 << 4), /* device direction control */
135
136 /* CPB Response Flags */
137 CPB_RESP_DONE = (1 << 0), /* ATA command complete */
138 CPB_RESP_REL = (1 << 1), /* ATA release */
139 CPB_RESP_IGNORED = (1 << 2), /* CPB ignored */
140 CPB_RESP_ATA_ERR = (1 << 3), /* ATA command error */
141 CPB_RESP_SPURIOUS = (1 << 4), /* ATA spurious interrupt error */
142 CPB_RESP_UNDERFLOW = (1 << 5), /* APRD deficiency length error */
143 CPB_RESP_OVERFLOW = (1 << 6), /* APRD exccess length error */
144 CPB_RESP_CPB_ERR = (1 << 7), /* CPB error flag */
145
146 /* PRD Control Flags */
147 PRD_DRAIN = (1 << 1), /* ignore data excess */
148 PRD_CDB = (1 << 2), /* atapi packet command pointer */
149 PRD_DIRECT_INTR = (1 << 3), /* direct interrupt */
150 PRD_DMA = (1 << 4), /* data transfer method */
151 PRD_WRITE = (1 << 5), /* data dir, rsvd in datasheet */
152 PRD_IOM = (1 << 6), /* io/memory transfer */
153 PRD_END = (1 << 7), /* APRD chain end */
Tejun Heo1fd7a692007-01-03 17:32:45 +0900154};
155
Tejun Heo3ad400a2008-04-30 16:35:11 +0900156/* Comman Parameter Block */
157struct inic_cpb {
158 u8 resp_flags; /* Response Flags */
159 u8 error; /* ATA Error */
160 u8 status; /* ATA Status */
161 u8 ctl_flags; /* Control Flags */
162 __le32 len; /* Total Transfer Length */
163 __le32 prd; /* First PRD pointer */
164 u8 rsvd[4];
165 /* 16 bytes */
166 u8 feature; /* ATA Feature */
167 u8 hob_feature; /* ATA Ex. Feature */
168 u8 device; /* ATA Device/Head */
169 u8 mirctl; /* Mirror Control */
170 u8 nsect; /* ATA Sector Count */
171 u8 hob_nsect; /* ATA Ex. Sector Count */
172 u8 lbal; /* ATA Sector Number */
173 u8 hob_lbal; /* ATA Ex. Sector Number */
174 u8 lbam; /* ATA Cylinder Low */
175 u8 hob_lbam; /* ATA Ex. Cylinder Low */
176 u8 lbah; /* ATA Cylinder High */
177 u8 hob_lbah; /* ATA Ex. Cylinder High */
178 u8 command; /* ATA Command */
179 u8 ctl; /* ATA Control */
180 u8 slave_error; /* Slave ATA Error */
181 u8 slave_status; /* Slave ATA Status */
182 /* 32 bytes */
183} __packed;
184
185/* Physical Region Descriptor */
186struct inic_prd {
187 __le32 mad; /* Physical Memory Address */
188 __le16 len; /* Transfer Length */
189 u8 rsvd;
190 u8 flags; /* Control Flags */
191} __packed;
192
193struct inic_pkt {
194 struct inic_cpb cpb;
Tejun Heob3f677e2008-04-30 16:35:14 +0900195 struct inic_prd prd[LIBATA_MAX_PRD + 1]; /* + 1 for cdb */
196 u8 cdb[ATAPI_CDB_LEN];
Tejun Heo3ad400a2008-04-30 16:35:11 +0900197} __packed;
198
Tejun Heo1fd7a692007-01-03 17:32:45 +0900199struct inic_host_priv {
Tejun Heo36f674d2008-04-30 16:35:08 +0900200 u16 cached_hctl;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900201};
202
203struct inic_port_priv {
Tejun Heo3ad400a2008-04-30 16:35:11 +0900204 struct inic_pkt *pkt;
205 dma_addr_t pkt_dma;
206 u32 *cpb_tbl;
207 dma_addr_t cpb_tbl_dma;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900208};
209
Tejun Heo1fd7a692007-01-03 17:32:45 +0900210static struct scsi_host_template inic_sht = {
Tejun Heoab5b02352008-04-30 16:35:12 +0900211 ATA_BASE_SHT(DRV_NAME),
212 .sg_tablesize = LIBATA_MAX_PRD, /* maybe it can be larger? */
Tejun Heo3ad400a2008-04-30 16:35:11 +0900213 .dma_boundary = INIC_DMA_BOUNDARY,
Tejun Heo1fd7a692007-01-03 17:32:45 +0900214};
215
216static const int scr_map[] = {
217 [SCR_STATUS] = 0,
218 [SCR_ERROR] = 1,
219 [SCR_CONTROL] = 2,
220};
221
Jeff Garzik5796d1c2007-10-26 00:03:37 -0400222static void __iomem *inic_port_base(struct ata_port *ap)
Tejun Heo1fd7a692007-01-03 17:32:45 +0900223{
Tejun Heo0d5ff562007-02-01 15:06:36 +0900224 return ap->host->iomap[MMIO_BAR] + ap->port_no * PORT_SIZE;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900225}
226
Tejun Heo1fd7a692007-01-03 17:32:45 +0900227static void inic_reset_port(void __iomem *port_base)
228{
229 void __iomem *idma_ctl = port_base + PORT_IDMA_CTL;
230 u16 ctl;
231
232 ctl = readw(idma_ctl);
233 ctl &= ~(IDMA_CTL_RST_IDMA | IDMA_CTL_ATA_NIEN | IDMA_CTL_GO);
234
235 /* mask IRQ and assert reset */
236 writew(ctl | IDMA_CTL_RST_IDMA | IDMA_CTL_ATA_NIEN, idma_ctl);
237 readw(idma_ctl); /* flush */
238
239 /* give it some time */
240 msleep(1);
241
242 /* release reset */
243 writew(ctl | IDMA_CTL_ATA_NIEN, idma_ctl);
244
245 /* clear irq */
246 writeb(0xff, port_base + PORT_IRQ_STAT);
247
248 /* reenable ATA IRQ, turn off IDMA mode */
249 writew(ctl, idma_ctl);
250}
251
Tejun Heoda3dbb12007-07-16 14:29:40 +0900252static int inic_scr_read(struct ata_port *ap, unsigned sc_reg, u32 *val)
Tejun Heo1fd7a692007-01-03 17:32:45 +0900253{
Jeff Garzik59f99882007-05-28 07:07:20 -0400254 void __iomem *scr_addr = ap->ioaddr.scr_addr;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900255 void __iomem *addr;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900256
257 if (unlikely(sc_reg >= ARRAY_SIZE(scr_map)))
Tejun Heoda3dbb12007-07-16 14:29:40 +0900258 return -EINVAL;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900259
260 addr = scr_addr + scr_map[sc_reg] * 4;
Tejun Heoda3dbb12007-07-16 14:29:40 +0900261 *val = readl(scr_addr + scr_map[sc_reg] * 4);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900262
263 /* this controller has stuck DIAG.N, ignore it */
264 if (sc_reg == SCR_ERROR)
Tejun Heoda3dbb12007-07-16 14:29:40 +0900265 *val &= ~SERR_PHYRDY_CHG;
266 return 0;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900267}
268
Tejun Heoda3dbb12007-07-16 14:29:40 +0900269static int inic_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val)
Tejun Heo1fd7a692007-01-03 17:32:45 +0900270{
Jeff Garzik59f99882007-05-28 07:07:20 -0400271 void __iomem *scr_addr = ap->ioaddr.scr_addr;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900272
273 if (unlikely(sc_reg >= ARRAY_SIZE(scr_map)))
Tejun Heoda3dbb12007-07-16 14:29:40 +0900274 return -EINVAL;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900275
Tejun Heo1fd7a692007-01-03 17:32:45 +0900276 writel(val, scr_addr + scr_map[sc_reg] * 4);
Tejun Heoda3dbb12007-07-16 14:29:40 +0900277 return 0;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900278}
279
Tejun Heo3ad400a2008-04-30 16:35:11 +0900280static void inic_stop_idma(struct ata_port *ap)
281{
282 void __iomem *port_base = inic_port_base(ap);
283
284 readb(port_base + PORT_RPQ_FIFO);
285 readb(port_base + PORT_RPQ_CNT);
286 writew(0, port_base + PORT_IDMA_CTL);
287}
288
289static void inic_host_err_intr(struct ata_port *ap, u8 irq_stat, u16 idma_stat)
290{
291 struct ata_eh_info *ehi = &ap->link.eh_info;
292 struct inic_port_priv *pp = ap->private_data;
293 struct inic_cpb *cpb = &pp->pkt->cpb;
294 bool freeze = false;
295
296 ata_ehi_clear_desc(ehi);
297 ata_ehi_push_desc(ehi, "irq_stat=0x%x idma_stat=0x%x",
298 irq_stat, idma_stat);
299
300 inic_stop_idma(ap);
301
302 if (irq_stat & (PIRQ_OFFLINE | PIRQ_ONLINE)) {
303 ata_ehi_push_desc(ehi, "hotplug");
304 ata_ehi_hotplugged(ehi);
305 freeze = true;
306 }
307
308 if (idma_stat & IDMA_STAT_PERR) {
309 ata_ehi_push_desc(ehi, "PCI error");
310 freeze = true;
311 }
312
313 if (idma_stat & IDMA_STAT_CPBERR) {
314 ata_ehi_push_desc(ehi, "CPB error");
315
316 if (cpb->resp_flags & CPB_RESP_IGNORED) {
317 __ata_ehi_push_desc(ehi, " ignored");
318 ehi->err_mask |= AC_ERR_INVALID;
319 freeze = true;
320 }
321
322 if (cpb->resp_flags & CPB_RESP_ATA_ERR)
323 ehi->err_mask |= AC_ERR_DEV;
324
325 if (cpb->resp_flags & CPB_RESP_SPURIOUS) {
326 __ata_ehi_push_desc(ehi, " spurious-intr");
327 ehi->err_mask |= AC_ERR_HSM;
328 freeze = true;
329 }
330
331 if (cpb->resp_flags &
332 (CPB_RESP_UNDERFLOW | CPB_RESP_OVERFLOW)) {
333 __ata_ehi_push_desc(ehi, " data-over/underflow");
334 ehi->err_mask |= AC_ERR_HSM;
335 freeze = true;
336 }
337 }
338
339 if (freeze)
340 ata_port_freeze(ap);
341 else
342 ata_port_abort(ap);
343}
344
Tejun Heo1fd7a692007-01-03 17:32:45 +0900345static void inic_host_intr(struct ata_port *ap)
346{
347 void __iomem *port_base = inic_port_base(ap);
Tejun Heo3ad400a2008-04-30 16:35:11 +0900348 struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900349 u8 irq_stat;
Tejun Heo3ad400a2008-04-30 16:35:11 +0900350 u16 idma_stat;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900351
Tejun Heo3ad400a2008-04-30 16:35:11 +0900352 /* read and clear IRQ status */
Tejun Heo1fd7a692007-01-03 17:32:45 +0900353 irq_stat = readb(port_base + PORT_IRQ_STAT);
354 writeb(irq_stat, port_base + PORT_IRQ_STAT);
Tejun Heo3ad400a2008-04-30 16:35:11 +0900355 idma_stat = readw(port_base + PORT_IDMA_STAT);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900356
Tejun Heo3ad400a2008-04-30 16:35:11 +0900357 if (unlikely((irq_stat & PIRQ_ERR) || (idma_stat & IDMA_STAT_ERR)))
358 inic_host_err_intr(ap, irq_stat, idma_stat);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900359
Tejun Heo049e8e02008-04-30 16:35:13 +0900360 if (unlikely(!qc)) {
Tejun Heo5682ed32008-04-07 22:47:16 +0900361 ap->ops->sff_check_status(ap); /* clear ATA interrupt */
Tejun Heo3ad400a2008-04-30 16:35:11 +0900362 goto spurious;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900363 }
364
Tejun Heob3f677e2008-04-30 16:35:14 +0900365 if (likely(idma_stat & IDMA_STAT_DONE)) {
366 inic_stop_idma(ap);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900367
Tejun Heob3f677e2008-04-30 16:35:14 +0900368 /* Depending on circumstances, device error
369 * isn't reported by IDMA, check it explicitly.
370 */
371 if (unlikely(readb(port_base + PORT_TF_COMMAND) &
372 (ATA_DF | ATA_ERR)))
373 qc->err_mask |= AC_ERR_DEV;
Tejun Heo3ad400a2008-04-30 16:35:11 +0900374
Tejun Heob3f677e2008-04-30 16:35:14 +0900375 ata_qc_complete(qc);
376 return;
Tejun Heo3ad400a2008-04-30 16:35:11 +0900377 }
378
379 spurious:
380 ap->ops->sff_check_status(ap); /* clear ATA interrupt */
Tejun Heo1fd7a692007-01-03 17:32:45 +0900381}
382
383static irqreturn_t inic_interrupt(int irq, void *dev_instance)
384{
385 struct ata_host *host = dev_instance;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900386 void __iomem *mmio_base = host->iomap[MMIO_BAR];
Tejun Heo1fd7a692007-01-03 17:32:45 +0900387 u16 host_irq_stat;
388 int i, handled = 0;;
389
390 host_irq_stat = readw(mmio_base + HOST_IRQ_STAT);
391
392 if (unlikely(!(host_irq_stat & HIRQ_GLOBAL)))
393 goto out;
394
395 spin_lock(&host->lock);
396
397 for (i = 0; i < NR_PORTS; i++) {
398 struct ata_port *ap = host->ports[i];
399
400 if (!(host_irq_stat & (HIRQ_PORT0 << i)))
401 continue;
402
403 if (likely(ap && !(ap->flags & ATA_FLAG_DISABLED))) {
404 inic_host_intr(ap);
405 handled++;
406 } else {
407 if (ata_ratelimit())
408 dev_printk(KERN_ERR, host->dev, "interrupt "
409 "from disabled port %d (0x%x)\n",
410 i, host_irq_stat);
411 }
412 }
413
414 spin_unlock(&host->lock);
415
416 out:
417 return IRQ_RETVAL(handled);
418}
419
Tejun Heob3f677e2008-04-30 16:35:14 +0900420static int inic_check_atapi_dma(struct ata_queued_cmd *qc)
421{
422 /* For some reason ATAPI_PROT_DMA doesn't work for some
423 * commands including writes and other misc ops. Use PIO
424 * protocol instead, which BTW is driven by the DMA engine
425 * anyway, so it shouldn't make much difference for native
426 * SATA devices.
427 */
428 if (atapi_cmd_type(qc->cdb[0]) == READ)
429 return 0;
430 return 1;
431}
432
Tejun Heo3ad400a2008-04-30 16:35:11 +0900433static void inic_fill_sg(struct inic_prd *prd, struct ata_queued_cmd *qc)
434{
435 struct scatterlist *sg;
436 unsigned int si;
Tejun Heo049e8e02008-04-30 16:35:13 +0900437 u8 flags = 0;
Tejun Heo3ad400a2008-04-30 16:35:11 +0900438
439 if (qc->tf.flags & ATA_TFLAG_WRITE)
440 flags |= PRD_WRITE;
441
Tejun Heo049e8e02008-04-30 16:35:13 +0900442 if (ata_is_dma(qc->tf.protocol))
443 flags |= PRD_DMA;
444
Tejun Heo3ad400a2008-04-30 16:35:11 +0900445 for_each_sg(qc->sg, sg, qc->n_elem, si) {
446 prd->mad = cpu_to_le32(sg_dma_address(sg));
447 prd->len = cpu_to_le16(sg_dma_len(sg));
448 prd->flags = flags;
449 prd++;
450 }
451
452 WARN_ON(!si);
453 prd[-1].flags |= PRD_END;
454}
455
456static void inic_qc_prep(struct ata_queued_cmd *qc)
457{
458 struct inic_port_priv *pp = qc->ap->private_data;
459 struct inic_pkt *pkt = pp->pkt;
460 struct inic_cpb *cpb = &pkt->cpb;
461 struct inic_prd *prd = pkt->prd;
Tejun Heo049e8e02008-04-30 16:35:13 +0900462 bool is_atapi = ata_is_atapi(qc->tf.protocol);
463 bool is_data = ata_is_data(qc->tf.protocol);
Tejun Heob3f677e2008-04-30 16:35:14 +0900464 unsigned int cdb_len = 0;
Tejun Heo3ad400a2008-04-30 16:35:11 +0900465
466 VPRINTK("ENTER\n");
467
Tejun Heo049e8e02008-04-30 16:35:13 +0900468 if (is_atapi)
Tejun Heob3f677e2008-04-30 16:35:14 +0900469 cdb_len = qc->dev->cdb_len;
Tejun Heo3ad400a2008-04-30 16:35:11 +0900470
471 /* prepare packet, based on initio driver */
472 memset(pkt, 0, sizeof(struct inic_pkt));
473
Tejun Heo049e8e02008-04-30 16:35:13 +0900474 cpb->ctl_flags = CPB_CTL_VALID | CPB_CTL_IEN;
Tejun Heob3f677e2008-04-30 16:35:14 +0900475 if (is_atapi || is_data)
Tejun Heo049e8e02008-04-30 16:35:13 +0900476 cpb->ctl_flags |= CPB_CTL_DATA;
Tejun Heo3ad400a2008-04-30 16:35:11 +0900477
Tejun Heob3f677e2008-04-30 16:35:14 +0900478 cpb->len = cpu_to_le32(qc->nbytes + cdb_len);
Tejun Heo3ad400a2008-04-30 16:35:11 +0900479 cpb->prd = cpu_to_le32(pp->pkt_dma + offsetof(struct inic_pkt, prd));
480
481 cpb->device = qc->tf.device;
482 cpb->feature = qc->tf.feature;
483 cpb->nsect = qc->tf.nsect;
484 cpb->lbal = qc->tf.lbal;
485 cpb->lbam = qc->tf.lbam;
486 cpb->lbah = qc->tf.lbah;
487
488 if (qc->tf.flags & ATA_TFLAG_LBA48) {
489 cpb->hob_feature = qc->tf.hob_feature;
490 cpb->hob_nsect = qc->tf.hob_nsect;
491 cpb->hob_lbal = qc->tf.hob_lbal;
492 cpb->hob_lbam = qc->tf.hob_lbam;
493 cpb->hob_lbah = qc->tf.hob_lbah;
494 }
495
496 cpb->command = qc->tf.command;
497 /* don't load ctl - dunno why. it's like that in the initio driver */
498
Tejun Heob3f677e2008-04-30 16:35:14 +0900499 /* setup PRD for CDB */
500 if (is_atapi) {
501 memcpy(pkt->cdb, qc->cdb, ATAPI_CDB_LEN);
502 prd->mad = cpu_to_le32(pp->pkt_dma +
503 offsetof(struct inic_pkt, cdb));
504 prd->len = cpu_to_le16(cdb_len);
505 prd->flags = PRD_CDB | PRD_WRITE;
506 if (!is_data)
507 prd->flags |= PRD_END;
508 prd++;
509 }
510
Tejun Heo3ad400a2008-04-30 16:35:11 +0900511 /* setup sg table */
Tejun Heo049e8e02008-04-30 16:35:13 +0900512 if (is_data)
513 inic_fill_sg(prd, qc);
Tejun Heo3ad400a2008-04-30 16:35:11 +0900514
515 pp->cpb_tbl[0] = pp->pkt_dma;
516}
517
Tejun Heo1fd7a692007-01-03 17:32:45 +0900518static unsigned int inic_qc_issue(struct ata_queued_cmd *qc)
519{
520 struct ata_port *ap = qc->ap;
Tejun Heo3ad400a2008-04-30 16:35:11 +0900521 void __iomem *port_base = inic_port_base(ap);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900522
Tejun Heob3f677e2008-04-30 16:35:14 +0900523 /* fire up the ADMA engine */
524 writew(HCTL_FTHD0, port_base + HOST_CTL);
525 writew(IDMA_CTL_GO, port_base + PORT_IDMA_CTL);
526 writeb(0, port_base + PORT_CPB_PTQFIFO);
Tejun Heo3ad400a2008-04-30 16:35:11 +0900527
Tejun Heob3f677e2008-04-30 16:35:14 +0900528 return 0;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900529}
530
Tejun Heo364fac02008-05-01 23:55:58 +0900531static void inic_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
532{
533 void __iomem *port_base = inic_port_base(ap);
534
535 tf->feature = readb(port_base + PORT_TF_FEATURE);
536 tf->nsect = readb(port_base + PORT_TF_NSECT);
537 tf->lbal = readb(port_base + PORT_TF_LBAL);
538 tf->lbam = readb(port_base + PORT_TF_LBAM);
539 tf->lbah = readb(port_base + PORT_TF_LBAH);
540 tf->device = readb(port_base + PORT_TF_DEVICE);
541 tf->command = readb(port_base + PORT_TF_COMMAND);
542}
543
544static bool inic_qc_fill_rtf(struct ata_queued_cmd *qc)
545{
546 struct ata_taskfile *rtf = &qc->result_tf;
547 struct ata_taskfile tf;
548
549 /* FIXME: Except for status and error, result TF access
550 * doesn't work. I tried reading from BAR0/2, CPB and BAR5.
551 * None works regardless of which command interface is used.
552 * For now return true iff status indicates device error.
553 * This means that we're reporting bogus sector for RW
554 * failures. Eeekk....
555 */
556 inic_tf_read(qc->ap, &tf);
557
558 if (!(tf.command & ATA_ERR))
559 return false;
560
561 rtf->command = tf.command;
562 rtf->feature = tf.feature;
563 return true;
564}
565
Tejun Heo1fd7a692007-01-03 17:32:45 +0900566static void inic_freeze(struct ata_port *ap)
567{
568 void __iomem *port_base = inic_port_base(ap);
569
Tejun Heoab5b02352008-04-30 16:35:12 +0900570 writeb(PIRQ_MASK_FREEZE, port_base + PORT_IRQ_MASK);
Tejun Heo5682ed32008-04-07 22:47:16 +0900571 ap->ops->sff_check_status(ap);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900572 writeb(0xff, port_base + PORT_IRQ_STAT);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900573}
574
575static void inic_thaw(struct ata_port *ap)
576{
577 void __iomem *port_base = inic_port_base(ap);
578
Tejun Heo5682ed32008-04-07 22:47:16 +0900579 ap->ops->sff_check_status(ap);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900580 writeb(0xff, port_base + PORT_IRQ_STAT);
Tejun Heoab5b02352008-04-30 16:35:12 +0900581 writeb(PIRQ_MASK_DEFAULT, port_base + PORT_IRQ_MASK);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900582}
583
Tejun Heo364fac02008-05-01 23:55:58 +0900584static int inic_check_ready(struct ata_link *link)
585{
586 void __iomem *port_base = inic_port_base(link->ap);
587
588 return ata_check_ready(readb(port_base + PORT_TF_COMMAND));
589}
590
Tejun Heo1fd7a692007-01-03 17:32:45 +0900591/*
592 * SRST and SControl hardreset don't give valid signature on this
593 * controller. Only controller specific hardreset mechanism works.
594 */
Tejun Heocc0680a2007-08-06 18:36:23 +0900595static int inic_hardreset(struct ata_link *link, unsigned int *class,
Tejun Heod4b2bab2007-02-02 16:50:52 +0900596 unsigned long deadline)
Tejun Heo1fd7a692007-01-03 17:32:45 +0900597{
Tejun Heocc0680a2007-08-06 18:36:23 +0900598 struct ata_port *ap = link->ap;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900599 void __iomem *port_base = inic_port_base(ap);
600 void __iomem *idma_ctl = port_base + PORT_IDMA_CTL;
Tejun Heocc0680a2007-08-06 18:36:23 +0900601 const unsigned long *timing = sata_ehc_deb_timing(&link->eh_context);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900602 u16 val;
603 int rc;
604
605 /* hammer it into sane state */
606 inic_reset_port(port_base);
607
Tejun Heo1fd7a692007-01-03 17:32:45 +0900608 val = readw(idma_ctl);
609 writew(val | IDMA_CTL_RST_ATA, idma_ctl);
610 readw(idma_ctl); /* flush */
611 msleep(1);
612 writew(val & ~IDMA_CTL_RST_ATA, idma_ctl);
613
Tejun Heocc0680a2007-08-06 18:36:23 +0900614 rc = sata_link_resume(link, timing, deadline);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900615 if (rc) {
Tejun Heocc0680a2007-08-06 18:36:23 +0900616 ata_link_printk(link, KERN_WARNING, "failed to resume "
Tejun Heofe334602007-02-02 15:29:52 +0900617 "link after reset (errno=%d)\n", rc);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900618 return rc;
619 }
620
Tejun Heo1fd7a692007-01-03 17:32:45 +0900621 *class = ATA_DEV_NONE;
Tejun Heocc0680a2007-08-06 18:36:23 +0900622 if (ata_link_online(link)) {
Tejun Heo1fd7a692007-01-03 17:32:45 +0900623 struct ata_taskfile tf;
624
Tejun Heo705e76b2008-04-07 22:47:19 +0900625 /* wait for link to become ready */
Tejun Heo364fac02008-05-01 23:55:58 +0900626 rc = ata_wait_after_reset(link, deadline, inic_check_ready);
Tejun Heo9b893912007-02-02 16:50:52 +0900627 /* link occupied, -ENODEV too is an error */
628 if (rc) {
Tejun Heocc0680a2007-08-06 18:36:23 +0900629 ata_link_printk(link, KERN_WARNING, "device not ready "
Tejun Heod4b2bab2007-02-02 16:50:52 +0900630 "after hardreset (errno=%d)\n", rc);
631 return rc;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900632 }
633
Tejun Heo364fac02008-05-01 23:55:58 +0900634 inic_tf_read(ap, &tf);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900635 *class = ata_dev_classify(&tf);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900636 }
637
638 return 0;
639}
640
641static void inic_error_handler(struct ata_port *ap)
642{
643 void __iomem *port_base = inic_port_base(ap);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900644 unsigned long flags;
645
646 /* reset PIO HSM and stop DMA engine */
647 inic_reset_port(port_base);
648
649 spin_lock_irqsave(ap->lock, flags);
650 ap->hsm_task_state = HSM_ST_IDLE;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900651 spin_unlock_irqrestore(ap->lock, flags);
652
653 /* PIO and DMA engines have been stopped, perform recovery */
Tejun Heoa1efdab2008-03-25 12:22:50 +0900654 ata_std_error_handler(ap);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900655}
656
657static void inic_post_internal_cmd(struct ata_queued_cmd *qc)
658{
659 /* make DMA engine forget about the failed command */
Tejun Heoa51d6442007-03-20 15:24:11 +0900660 if (qc->flags & ATA_QCFLAG_FAILED)
Tejun Heo1fd7a692007-01-03 17:32:45 +0900661 inic_reset_port(inic_port_base(qc->ap));
662}
663
Tejun Heo1fd7a692007-01-03 17:32:45 +0900664static void init_port(struct ata_port *ap)
665{
666 void __iomem *port_base = inic_port_base(ap);
Tejun Heo3ad400a2008-04-30 16:35:11 +0900667 struct inic_port_priv *pp = ap->private_data;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900668
Tejun Heo3ad400a2008-04-30 16:35:11 +0900669 /* clear packet and CPB table */
670 memset(pp->pkt, 0, sizeof(struct inic_pkt));
671 memset(pp->cpb_tbl, 0, IDMA_CPB_TBL_SIZE);
672
673 /* setup PRD and CPB lookup table addresses */
Tejun Heo1fd7a692007-01-03 17:32:45 +0900674 writel(ap->prd_dma, port_base + PORT_PRD_ADDR);
Tejun Heo3ad400a2008-04-30 16:35:11 +0900675 writel(pp->cpb_tbl_dma, port_base + PORT_CPB_CPBLAR);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900676}
677
678static int inic_port_resume(struct ata_port *ap)
679{
680 init_port(ap);
681 return 0;
682}
683
684static int inic_port_start(struct ata_port *ap)
685{
Tejun Heo3ad400a2008-04-30 16:35:11 +0900686 struct device *dev = ap->host->dev;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900687 struct inic_port_priv *pp;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900688 int rc;
689
690 /* alloc and initialize private data */
Tejun Heo3ad400a2008-04-30 16:35:11 +0900691 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900692 if (!pp)
693 return -ENOMEM;
694 ap->private_data = pp;
695
Tejun Heo1fd7a692007-01-03 17:32:45 +0900696 /* Alloc resources */
697 rc = ata_port_start(ap);
Tejun Heo36f674d2008-04-30 16:35:08 +0900698 if (rc)
Tejun Heo1fd7a692007-01-03 17:32:45 +0900699 return rc;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900700
Tejun Heo3ad400a2008-04-30 16:35:11 +0900701 pp->pkt = dmam_alloc_coherent(dev, sizeof(struct inic_pkt),
702 &pp->pkt_dma, GFP_KERNEL);
703 if (!pp->pkt)
704 return -ENOMEM;
705
706 pp->cpb_tbl = dmam_alloc_coherent(dev, IDMA_CPB_TBL_SIZE,
707 &pp->cpb_tbl_dma, GFP_KERNEL);
708 if (!pp->cpb_tbl)
709 return -ENOMEM;
710
Tejun Heo1fd7a692007-01-03 17:32:45 +0900711 init_port(ap);
712
713 return 0;
714}
715
Tejun Heo1fd7a692007-01-03 17:32:45 +0900716static struct ata_port_operations inic_port_ops = {
Tejun Heo029cfd62008-03-25 12:22:49 +0900717 .inherits = &ata_sff_port_ops,
Tejun Heo1fd7a692007-01-03 17:32:45 +0900718
Tejun Heob3f677e2008-04-30 16:35:14 +0900719 .check_atapi_dma = inic_check_atapi_dma,
Tejun Heo3ad400a2008-04-30 16:35:11 +0900720 .qc_prep = inic_qc_prep,
Tejun Heo1fd7a692007-01-03 17:32:45 +0900721 .qc_issue = inic_qc_issue,
Tejun Heo364fac02008-05-01 23:55:58 +0900722 .qc_fill_rtf = inic_qc_fill_rtf,
Tejun Heo1fd7a692007-01-03 17:32:45 +0900723
724 .freeze = inic_freeze,
725 .thaw = inic_thaw,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900726 .softreset = ATA_OP_NULL, /* softreset is broken */
727 .hardreset = inic_hardreset,
Tejun Heo1fd7a692007-01-03 17:32:45 +0900728 .error_handler = inic_error_handler,
729 .post_internal_cmd = inic_post_internal_cmd,
Tejun Heo1fd7a692007-01-03 17:32:45 +0900730
Tejun Heo029cfd62008-03-25 12:22:49 +0900731 .scr_read = inic_scr_read,
732 .scr_write = inic_scr_write,
Tejun Heo1fd7a692007-01-03 17:32:45 +0900733
Tejun Heo029cfd62008-03-25 12:22:49 +0900734 .port_resume = inic_port_resume,
Tejun Heo1fd7a692007-01-03 17:32:45 +0900735 .port_start = inic_port_start,
Tejun Heo1fd7a692007-01-03 17:32:45 +0900736};
737
738static struct ata_port_info inic_port_info = {
Tejun Heo1fd7a692007-01-03 17:32:45 +0900739 .flags = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA,
740 .pio_mask = 0x1f, /* pio0-4 */
741 .mwdma_mask = 0x07, /* mwdma0-2 */
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400742 .udma_mask = ATA_UDMA6,
Tejun Heo1fd7a692007-01-03 17:32:45 +0900743 .port_ops = &inic_port_ops
744};
745
746static int init_controller(void __iomem *mmio_base, u16 hctl)
747{
748 int i;
749 u16 val;
750
751 hctl &= ~HCTL_KNOWN_BITS;
752
753 /* Soft reset whole controller. Spec says reset duration is 3
754 * PCI clocks, be generous and give it 10ms.
755 */
756 writew(hctl | HCTL_SOFTRST, mmio_base + HOST_CTL);
757 readw(mmio_base + HOST_CTL); /* flush */
758
759 for (i = 0; i < 10; i++) {
760 msleep(1);
761 val = readw(mmio_base + HOST_CTL);
762 if (!(val & HCTL_SOFTRST))
763 break;
764 }
765
766 if (val & HCTL_SOFTRST)
767 return -EIO;
768
769 /* mask all interrupts and reset ports */
770 for (i = 0; i < NR_PORTS; i++) {
771 void __iomem *port_base = mmio_base + i * PORT_SIZE;
772
773 writeb(0xff, port_base + PORT_IRQ_MASK);
774 inic_reset_port(port_base);
775 }
776
777 /* port IRQ is masked now, unmask global IRQ */
778 writew(hctl & ~HCTL_IRQOFF, mmio_base + HOST_CTL);
779 val = readw(mmio_base + HOST_IRQ_MASK);
780 val &= ~(HIRQ_PORT0 | HIRQ_PORT1);
781 writew(val, mmio_base + HOST_IRQ_MASK);
782
783 return 0;
784}
785
Tejun Heo438ac6d2007-03-02 17:31:26 +0900786#ifdef CONFIG_PM
Tejun Heo1fd7a692007-01-03 17:32:45 +0900787static int inic_pci_device_resume(struct pci_dev *pdev)
788{
789 struct ata_host *host = dev_get_drvdata(&pdev->dev);
790 struct inic_host_priv *hpriv = host->private_data;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900791 void __iomem *mmio_base = host->iomap[MMIO_BAR];
Tejun Heo1fd7a692007-01-03 17:32:45 +0900792 int rc;
793
Dmitriy Monakhov5aea4082007-03-06 02:37:54 -0800794 rc = ata_pci_device_do_resume(pdev);
795 if (rc)
796 return rc;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900797
798 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
Tejun Heo1fd7a692007-01-03 17:32:45 +0900799 rc = init_controller(mmio_base, hpriv->cached_hctl);
800 if (rc)
801 return rc;
802 }
803
804 ata_host_resume(host);
805
806 return 0;
807}
Tejun Heo438ac6d2007-03-02 17:31:26 +0900808#endif
Tejun Heo1fd7a692007-01-03 17:32:45 +0900809
810static int inic_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
811{
812 static int printed_version;
Tejun Heo4447d352007-04-17 23:44:08 +0900813 const struct ata_port_info *ppi[] = { &inic_port_info, NULL };
814 struct ata_host *host;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900815 struct inic_host_priv *hpriv;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900816 void __iomem * const *iomap;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900817 int i, rc;
818
819 if (!printed_version++)
820 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
821
Tejun Heo4447d352007-04-17 23:44:08 +0900822 /* alloc host */
823 host = ata_host_alloc_pinfo(&pdev->dev, ppi, NR_PORTS);
824 hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
825 if (!host || !hpriv)
826 return -ENOMEM;
827
828 host->private_data = hpriv;
829
830 /* acquire resources and fill host */
Tejun Heo24dc5f32007-01-20 16:00:28 +0900831 rc = pcim_enable_device(pdev);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900832 if (rc)
833 return rc;
834
Tejun Heo0d5ff562007-02-01 15:06:36 +0900835 rc = pcim_iomap_regions(pdev, 0x3f, DRV_NAME);
836 if (rc)
837 return rc;
Tejun Heo4447d352007-04-17 23:44:08 +0900838 host->iomap = iomap = pcim_iomap_table(pdev);
839
840 for (i = 0; i < NR_PORTS; i++) {
Tejun Heocbcdd872007-08-18 13:14:55 +0900841 struct ata_port *ap = host->ports[i];
842 struct ata_ioports *port = &ap->ioaddr;
843 unsigned int offset = i * PORT_SIZE;
Tejun Heo4447d352007-04-17 23:44:08 +0900844
845 port->cmd_addr = iomap[2 * i];
846 port->altstatus_addr =
847 port->ctl_addr = (void __iomem *)
848 ((unsigned long)iomap[2 * i + 1] | ATA_PCI_CTL_OFS);
Tejun Heocbcdd872007-08-18 13:14:55 +0900849 port->scr_addr = iomap[MMIO_BAR] + offset + PORT_SCR;
Tejun Heo4447d352007-04-17 23:44:08 +0900850
Tejun Heo9363c382008-04-07 22:47:16 +0900851 ata_sff_std_ports(port);
Tejun Heocbcdd872007-08-18 13:14:55 +0900852
853 ata_port_pbar_desc(ap, MMIO_BAR, -1, "mmio");
854 ata_port_pbar_desc(ap, MMIO_BAR, offset, "port");
855 ata_port_desc(ap, "cmd 0x%llx ctl 0x%llx",
856 (unsigned long long)pci_resource_start(pdev, 2 * i),
857 (unsigned long long)pci_resource_start(pdev, (2 * i + 1)) |
858 ATA_PCI_CTL_OFS);
Tejun Heo4447d352007-04-17 23:44:08 +0900859 }
860
861 hpriv->cached_hctl = readw(iomap[MMIO_BAR] + HOST_CTL);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900862
863 /* Set dma_mask. This devices doesn't support 64bit addressing. */
864 rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
865 if (rc) {
866 dev_printk(KERN_ERR, &pdev->dev,
867 "32-bit DMA enable failed\n");
Tejun Heo24dc5f32007-01-20 16:00:28 +0900868 return rc;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900869 }
870
871 rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
872 if (rc) {
873 dev_printk(KERN_ERR, &pdev->dev,
874 "32-bit consistent DMA enable failed\n");
Tejun Heo24dc5f32007-01-20 16:00:28 +0900875 return rc;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900876 }
877
FUJITA Tomonorib7d86292008-02-04 22:28:05 -0800878 /*
879 * This controller is braindamaged. dma_boundary is 0xffff
880 * like others but it will lock up the whole machine HARD if
881 * 65536 byte PRD entry is fed. Reduce maximum segment size.
882 */
883 rc = pci_set_dma_max_seg_size(pdev, 65536 - 512);
884 if (rc) {
885 dev_printk(KERN_ERR, &pdev->dev,
886 "failed to set the maximum segment size.\n");
887 return rc;
888 }
889
Tejun Heo0d5ff562007-02-01 15:06:36 +0900890 rc = init_controller(iomap[MMIO_BAR], hpriv->cached_hctl);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900891 if (rc) {
892 dev_printk(KERN_ERR, &pdev->dev,
893 "failed to initialize controller\n");
Tejun Heo24dc5f32007-01-20 16:00:28 +0900894 return rc;
Tejun Heo1fd7a692007-01-03 17:32:45 +0900895 }
896
897 pci_set_master(pdev);
Tejun Heo4447d352007-04-17 23:44:08 +0900898 return ata_host_activate(host, pdev->irq, inic_interrupt, IRQF_SHARED,
899 &inic_sht);
Tejun Heo1fd7a692007-01-03 17:32:45 +0900900}
901
902static const struct pci_device_id inic_pci_tbl[] = {
903 { PCI_VDEVICE(INIT, 0x1622), },
904 { },
905};
906
907static struct pci_driver inic_pci_driver = {
908 .name = DRV_NAME,
909 .id_table = inic_pci_tbl,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900910#ifdef CONFIG_PM
Tejun Heo1fd7a692007-01-03 17:32:45 +0900911 .suspend = ata_pci_device_suspend,
912 .resume = inic_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900913#endif
Tejun Heo1fd7a692007-01-03 17:32:45 +0900914 .probe = inic_init_one,
915 .remove = ata_pci_remove_one,
916};
917
918static int __init inic_init(void)
919{
920 return pci_register_driver(&inic_pci_driver);
921}
922
923static void __exit inic_exit(void)
924{
925 pci_unregister_driver(&inic_pci_driver);
926}
927
928MODULE_AUTHOR("Tejun Heo");
929MODULE_DESCRIPTION("low-level driver for Initio 162x SATA");
930MODULE_LICENSE("GPL v2");
931MODULE_DEVICE_TABLE(pci, inic_pci_tbl);
932MODULE_VERSION(DRV_VERSION);
933
934module_init(inic_init);
935module_exit(inic_exit);