blob: 21dcf395791b5eb7bddb1b75e38725b265ef28ac [file] [log] [blame]
Jeff Garzik669a5db2006-08-29 18:12:40 -04001/*
2 * IDE tuning and bus mastering support for the CS5510/CS5520
3 * chipsets
4 *
5 * The CS5510/CS5520 are slightly unusual devices. Unlike the
6 * typical IDE controllers they do bus mastering with the drive in
7 * PIO mode and smarter silicon.
8 *
9 * The practical upshot of this is that we must always tune the
10 * drive for the right PIO mode. We must also ignore all the blacklists
11 * and the drive bus mastering DMA information. Also to confuse matters
12 * further we can do DMA on PIO only drives.
13 *
14 * DMA on the 5510 also requires we disable_hlt() during DMA on early
15 * revisions.
16 *
17 * *** This driver is strictly experimental ***
18 *
19 * (c) Copyright Red Hat Inc 2002
20 *
21 * This program is free software; you can redistribute it and/or modify it
22 * under the terms of the GNU General Public License as published by the
23 * Free Software Foundation; either version 2, or (at your option) any
24 * later version.
25 *
26 * This program is distributed in the hope that it will be useful, but
27 * WITHOUT ANY WARRANTY; without even the implied warranty of
28 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
29 * General Public License for more details.
30 *
31 * Documentation:
32 * Not publically available.
33 */
34#include <linux/kernel.h>
35#include <linux/module.h>
36#include <linux/pci.h>
37#include <linux/init.h>
38#include <linux/blkdev.h>
39#include <linux/delay.h>
40#include <scsi/scsi_host.h>
41#include <linux/libata.h>
42
43#define DRV_NAME "pata_cs5520"
Alan85011202006-11-22 17:01:06 +000044#define DRV_VERSION "0.6.3"
Jeff Garzik669a5db2006-08-29 18:12:40 -040045
46struct pio_clocks
47{
48 int address;
49 int assert;
50 int recovery;
51};
52
53static const struct pio_clocks cs5520_pio_clocks[]={
54 {3, 6, 11},
55 {2, 5, 6},
56 {1, 4, 3},
57 {1, 3, 2},
58 {1, 2, 1}
59};
60
61/**
62 * cs5520_set_timings - program PIO timings
63 * @ap: ATA port
64 * @adev: ATA device
65 *
66 * Program the PIO mode timings for the controller according to the pio
67 * clocking table.
68 */
69
70static void cs5520_set_timings(struct ata_port *ap, struct ata_device *adev, int pio)
71{
72 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
73 int slave = adev->devno;
74
75 pio -= XFER_PIO_0;
76
77 /* Channel command timing */
78 pci_write_config_byte(pdev, 0x62 + ap->port_no,
79 (cs5520_pio_clocks[pio].recovery << 4) |
80 (cs5520_pio_clocks[pio].assert));
81 /* FIXME: should these use address ? */
82 /* Read command timing */
83 pci_write_config_byte(pdev, 0x64 + 4*ap->port_no + slave,
84 (cs5520_pio_clocks[pio].recovery << 4) |
85 (cs5520_pio_clocks[pio].assert));
86 /* Write command timing */
87 pci_write_config_byte(pdev, 0x66 + 4*ap->port_no + slave,
88 (cs5520_pio_clocks[pio].recovery << 4) |
89 (cs5520_pio_clocks[pio].assert));
90}
91
92/**
93 * cs5520_enable_dma - turn on DMA bits
94 *
95 * Turn on the DMA bits for this disk. Needed because the BIOS probably
96 * has not done the work for us. Belongs in the core SATA code.
97 */
98
99static void cs5520_enable_dma(struct ata_port *ap, struct ata_device *adev)
100{
101 /* Set the DMA enable/disable flag */
Tejun Heo0d5ff562007-02-01 15:06:36 +0900102 u8 reg = ioread8(ap->ioaddr.bmdma_addr + 0x02);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400103 reg |= 1<<(adev->devno + 5);
Tejun Heo0d5ff562007-02-01 15:06:36 +0900104 iowrite8(reg, ap->ioaddr.bmdma_addr + 0x02);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400105}
106
107/**
108 * cs5520_set_dmamode - program DMA timings
109 * @ap: ATA port
110 * @adev: ATA device
111 *
112 * Program the DMA mode timings for the controller according to the pio
113 * clocking table. Note that this device sets the DMA timings to PIO
114 * mode values. This may seem bizarre but the 5520 architecture talks
115 * PIO mode to the disk and DMA mode to the controller so the underlying
116 * transfers are PIO timed.
117 */
118
119static void cs5520_set_dmamode(struct ata_port *ap, struct ata_device *adev)
120{
121 static const int dma_xlate[3] = { XFER_PIO_0, XFER_PIO_3, XFER_PIO_4 };
122 cs5520_set_timings(ap, adev, dma_xlate[adev->dma_mode]);
123 cs5520_enable_dma(ap, adev);
124}
125
126/**
127 * cs5520_set_piomode - program PIO timings
128 * @ap: ATA port
129 * @adev: ATA device
130 *
131 * Program the PIO mode timings for the controller according to the pio
132 * clocking table. We know pio_mode will equal dma_mode because of the
133 * CS5520 architecture. At least once we turned DMA on and wrote a
134 * mode setter.
135 */
136
137static void cs5520_set_piomode(struct ata_port *ap, struct ata_device *adev)
138{
139 cs5520_set_timings(ap, adev, adev->pio_mode);
140}
141
142
143static int cs5520_pre_reset(struct ata_port *ap)
144{
145 ap->cbl = ATA_CBL_PATA40;
146 return ata_std_prereset(ap);
147}
148
149static void cs5520_error_handler(struct ata_port *ap)
150{
151 return ata_bmdma_drive_eh(ap, cs5520_pre_reset, ata_std_softreset, NULL, ata_std_postreset);
152}
153
154static struct scsi_host_template cs5520_sht = {
155 .module = THIS_MODULE,
156 .name = DRV_NAME,
157 .ioctl = ata_scsi_ioctl,
158 .queuecommand = ata_scsi_queuecmd,
159 .can_queue = ATA_DEF_QUEUE,
160 .this_id = ATA_SHT_THIS_ID,
161 .sg_tablesize = LIBATA_MAX_PRD,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400162 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
163 .emulated = ATA_SHT_EMULATED,
164 .use_clustering = ATA_SHT_USE_CLUSTERING,
165 .proc_name = DRV_NAME,
166 .dma_boundary = ATA_DMA_BOUNDARY,
167 .slave_configure = ata_scsi_slave_config,
Tejun Heoafdfe892006-11-29 11:26:47 +0900168 .slave_destroy = ata_scsi_slave_destroy,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400169 .bios_param = ata_std_bios_param,
Alan85011202006-11-22 17:01:06 +0000170 .resume = ata_scsi_device_resume,
171 .suspend = ata_scsi_device_suspend,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400172};
173
174static struct ata_port_operations cs5520_port_ops = {
175 .port_disable = ata_port_disable,
176 .set_piomode = cs5520_set_piomode,
177 .set_dmamode = cs5520_set_dmamode,
178
179 .tf_load = ata_tf_load,
180 .tf_read = ata_tf_read,
181 .check_status = ata_check_status,
182 .exec_command = ata_exec_command,
183 .dev_select = ata_std_dev_select,
184
185 .freeze = ata_bmdma_freeze,
186 .thaw = ata_bmdma_thaw,
187 .error_handler = cs5520_error_handler,
188 .post_internal_cmd = ata_bmdma_post_internal_cmd,
189
190 .bmdma_setup = ata_bmdma_setup,
191 .bmdma_start = ata_bmdma_start,
192 .bmdma_stop = ata_bmdma_stop,
193 .bmdma_status = ata_bmdma_status,
194 .qc_prep = ata_qc_prep,
195 .qc_issue = ata_qc_issue_prot,
Tejun Heo0d5ff562007-02-01 15:06:36 +0900196 .data_xfer = ata_data_xfer,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400197
Jeff Garzik669a5db2006-08-29 18:12:40 -0400198 .irq_handler = ata_interrupt,
199 .irq_clear = ata_bmdma_irq_clear,
Akira Iguchi246ce3b2007-01-26 16:27:58 +0900200 .irq_on = ata_irq_on,
201 .irq_ack = ata_irq_ack,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400202
203 .port_start = ata_port_start,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400204};
205
206static int __devinit cs5520_init_one(struct pci_dev *dev, const struct pci_device_id *id)
207{
208 u8 pcicfg;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900209 void *iomap[5];
Jeff Garzik669a5db2006-08-29 18:12:40 -0400210 static struct ata_probe_ent probe[2];
211 int ports = 0;
212
213 /* IDE port enable bits */
214 pci_read_config_byte(dev, 0x60, &pcicfg);
215
216 /* Check if the ATA ports are enabled */
217 if ((pcicfg & 3) == 0)
218 return -ENODEV;
219
220 if ((pcicfg & 0x40) == 0) {
221 printk(KERN_WARNING DRV_NAME ": DMA mode disabled. Enabling.\n");
222 pci_write_config_byte(dev, 0x60, pcicfg | 0x40);
223 }
224
225 /* Perform set up for DMA */
226 if (pci_enable_device_bars(dev, 1<<2)) {
227 printk(KERN_ERR DRV_NAME ": unable to configure BAR2.\n");
228 return -ENODEV;
229 }
230 pci_set_master(dev);
231 if (pci_set_dma_mask(dev, DMA_32BIT_MASK)) {
232 printk(KERN_ERR DRV_NAME ": unable to configure DMA mask.\n");
233 return -ENODEV;
234 }
235 if (pci_set_consistent_dma_mask(dev, DMA_32BIT_MASK)) {
236 printk(KERN_ERR DRV_NAME ": unable to configure consistent DMA mask.\n");
237 return -ENODEV;
238 }
239
Tejun Heo0d5ff562007-02-01 15:06:36 +0900240 /* Map IO ports */
241 iomap[0] = devm_ioport_map(&dev->dev, 0x1F0, 8);
242 iomap[1] = devm_ioport_map(&dev->dev, 0x3F6, 1);
243 iomap[2] = devm_ioport_map(&dev->dev, 0x170, 8);
244 iomap[3] = devm_ioport_map(&dev->dev, 0x376, 1);
245 iomap[4] = pcim_iomap(dev, 2, 0);
246
247 if (!iomap[0] || !iomap[1] || !iomap[2] || !iomap[3] || !iomap[4])
248 return -ENOMEM;
249
Jeff Garzik669a5db2006-08-29 18:12:40 -0400250 /* We have to do our own plumbing as the PCI setup for this
251 chipset is non-standard so we can't punt to the libata code */
252
253 INIT_LIST_HEAD(&probe[0].node);
254 probe[0].dev = pci_dev_to_dev(dev);
255 probe[0].port_ops = &cs5520_port_ops;
256 probe[0].sht = &cs5520_sht;
257 probe[0].pio_mask = 0x1F;
258 probe[0].mwdma_mask = id->driver_data;
259 probe[0].irq = 14;
260 probe[0].irq_flags = 0;
261 probe[0].port_flags = ATA_FLAG_SLAVE_POSS|ATA_FLAG_SRST;
262 probe[0].n_ports = 1;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900263 probe[0].port[0].cmd_addr = iomap[0];
264 probe[0].port[0].ctl_addr = iomap[1];
265 probe[0].port[0].altstatus_addr = iomap[1];
266 probe[0].port[0].bmdma_addr = iomap[4];
Jeff Garzik669a5db2006-08-29 18:12:40 -0400267
268 /* The secondary lurks at different addresses but is otherwise
269 the same beastie */
270
271 probe[1] = probe[0];
272 INIT_LIST_HEAD(&probe[1].node);
273 probe[1].irq = 15;
Tejun Heo0d5ff562007-02-01 15:06:36 +0900274 probe[1].port[0].cmd_addr = iomap[2];
275 probe[1].port[0].ctl_addr = iomap[3];
276 probe[1].port[0].altstatus_addr = iomap[3];
277 probe[1].port[0].bmdma_addr = iomap[4] + 8;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400278
279 /* Let libata fill in the port details */
280 ata_std_ports(&probe[0].port[0]);
281 ata_std_ports(&probe[1].port[0]);
282
283 /* Now add the ports that are active */
284 if (pcicfg & 1)
285 ports += ata_device_add(&probe[0]);
286 if (pcicfg & 2)
287 ports += ata_device_add(&probe[1]);
288 if (ports)
289 return 0;
290 return -ENODEV;
291}
292
293/**
294 * cs5520_remove_one - device unload
295 * @pdev: PCI device being removed
296 *
297 * Handle an unplug/unload event for a PCI device. Unload the
298 * PCI driver but do not use the default handler as we manage
299 * resources ourself and *MUST NOT* disable the device as it has
300 * other functions.
301 */
302
303static void __devexit cs5520_remove_one(struct pci_dev *pdev)
304{
305 struct device *dev = pci_dev_to_dev(pdev);
306 struct ata_host *host = dev_get_drvdata(dev);
307
Tejun Heo24dc5f32007-01-20 16:00:28 +0900308 ata_host_detach(host);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400309 dev_set_drvdata(dev, NULL);
310}
311
Alan85011202006-11-22 17:01:06 +0000312/**
313 * cs5520_reinit_one - device resume
314 * @pdev: PCI device
315 *
316 * Do any reconfiguration work needed by a resume from RAM. We need
317 * to restore DMA mode support on BIOSen which disabled it
318 */
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500319
Alan85011202006-11-22 17:01:06 +0000320static int cs5520_reinit_one(struct pci_dev *pdev)
321{
322 u8 pcicfg;
323 pci_read_config_byte(pdev, 0x60, &pcicfg);
324 if ((pcicfg & 0x40) == 0)
325 pci_write_config_byte(pdev, 0x60, pcicfg | 0x40);
326 return ata_pci_device_resume(pdev);
327}
Alanaa6de492007-02-20 17:44:25 +0000328
329/**
330 * cs5520_pci_device_suspend - device suspend
331 * @pdev: PCI device
332 *
333 * We have to cut and waste bits from the standard method because
334 * the 5520 is a bit odd and not just a pure ATA device. As a result
335 * we must not disable it. The needed code is short and this avoids
336 * chip specific mess in the core code.
337 */
338
339static int cs5520_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
340{
341 struct ata_host *host = dev_get_drvdata(&pdev->dev);
342 int rc = 0;
343
344 rc = ata_host_suspend(host, mesg);
345 if (rc)
346 return rc;
347
348 pci_save_state(pdev);
349 return 0;
350}
Jeff Garzika84471f2007-02-26 05:51:33 -0500351
Jeff Garzik669a5db2006-08-29 18:12:40 -0400352/* For now keep DMA off. We can set it for all but A rev CS5510 once the
353 core ATA code can handle it */
354
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400355static const struct pci_device_id pata_cs5520[] = {
356 { PCI_VDEVICE(CYRIX, PCI_DEVICE_ID_CYRIX_5510), },
357 { PCI_VDEVICE(CYRIX, PCI_DEVICE_ID_CYRIX_5520), },
358
359 { },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400360};
361
362static struct pci_driver cs5520_pci_driver = {
363 .name = DRV_NAME,
364 .id_table = pata_cs5520,
365 .probe = cs5520_init_one,
Alan85011202006-11-22 17:01:06 +0000366 .remove = cs5520_remove_one,
Alanaa6de492007-02-20 17:44:25 +0000367 .suspend = cs5520_pci_device_suspend,
Alan85011202006-11-22 17:01:06 +0000368 .resume = cs5520_reinit_one,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400369};
370
Jeff Garzik669a5db2006-08-29 18:12:40 -0400371static int __init cs5520_init(void)
372{
373 return pci_register_driver(&cs5520_pci_driver);
374}
375
376static void __exit cs5520_exit(void)
377{
378 pci_unregister_driver(&cs5520_pci_driver);
379}
380
381MODULE_AUTHOR("Alan Cox");
382MODULE_DESCRIPTION("low-level driver for Cyrix CS5510/5520");
383MODULE_LICENSE("GPL");
384MODULE_DEVICE_TABLE(pci, pata_cs5520);
385MODULE_VERSION(DRV_VERSION);
386
387module_init(cs5520_init);
388module_exit(cs5520_exit);
389