blob: ae99d83f81a34384d72859a69233ace1dd8fa433 [file] [log] [blame]
Eddie Dong97222cc2007-09-12 10:58:04 +03001
2/*
3 * Local APIC virtualization
4 *
5 * Copyright (C) 2006 Qumranet, Inc.
6 * Copyright (C) 2007 Novell
7 * Copyright (C) 2007 Intel
8 *
9 * Authors:
10 * Dor Laor <dor.laor@qumranet.com>
11 * Gregory Haskins <ghaskins@novell.com>
12 * Yaozu (Eddie) Dong <eddie.dong@intel.com>
13 *
14 * Based on Xen 3.1 code, Copyright (c) 2004, Intel Corporation.
15 *
16 * This work is licensed under the terms of the GNU GPL, version 2. See
17 * the COPYING file in the top-level directory.
18 */
19
Avi Kivityedf88412007-12-16 11:02:48 +020020#include <linux/kvm_host.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030021#include <linux/kvm.h>
22#include <linux/mm.h>
23#include <linux/highmem.h>
24#include <linux/smp.h>
25#include <linux/hrtimer.h>
26#include <linux/io.h>
27#include <linux/module.h>
Roman Zippel6f6d6a12008-05-01 04:34:28 -070028#include <linux/math64.h>
Eddie Dong97222cc2007-09-12 10:58:04 +030029#include <asm/processor.h>
30#include <asm/msr.h>
31#include <asm/page.h>
32#include <asm/current.h>
33#include <asm/apicdef.h>
34#include <asm/atomic.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030035#include "kvm_cache_regs.h"
Eddie Dong97222cc2007-09-12 10:58:04 +030036#include "irq.h"
37
Marcelo Tosattib682b812009-02-10 20:41:41 -020038#ifndef CONFIG_X86_64
39#define mod_64(x, y) ((x) - (y) * div64_u64(x, y))
40#else
41#define mod_64(x, y) ((x) % (y))
42#endif
43
Eddie Dong97222cc2007-09-12 10:58:04 +030044#define PRId64 "d"
45#define PRIx64 "llx"
46#define PRIu64 "u"
47#define PRIo64 "o"
48
49#define APIC_BUS_CYCLE_NS 1
50
51/* #define apic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg) */
52#define apic_debug(fmt, arg...)
53
54#define APIC_LVT_NUM 6
55/* 14 is the version for Xeon and Pentium 8.4.8*/
56#define APIC_VERSION (0x14UL | ((APIC_LVT_NUM - 1) << 16))
57#define LAPIC_MMIO_LENGTH (1 << 12)
58/* followed define is not in apicdef.h */
59#define APIC_SHORT_MASK 0xc0000
60#define APIC_DEST_NOSHORT 0x0
61#define APIC_DEST_MASK 0x800
62#define MAX_APIC_VECTOR 256
63
64#define VEC_POS(v) ((v) & (32 - 1))
65#define REG_POS(v) (((v) >> 5) << 4)
Zhang Xiantaoad312c72007-12-13 23:50:52 +080066
Eddie Dong97222cc2007-09-12 10:58:04 +030067static inline u32 apic_get_reg(struct kvm_lapic *apic, int reg_off)
68{
69 return *((u32 *) (apic->regs + reg_off));
70}
71
72static inline void apic_set_reg(struct kvm_lapic *apic, int reg_off, u32 val)
73{
74 *((u32 *) (apic->regs + reg_off)) = val;
75}
76
77static inline int apic_test_and_set_vector(int vec, void *bitmap)
78{
79 return test_and_set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
80}
81
82static inline int apic_test_and_clear_vector(int vec, void *bitmap)
83{
84 return test_and_clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
85}
86
87static inline void apic_set_vector(int vec, void *bitmap)
88{
89 set_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
90}
91
92static inline void apic_clear_vector(int vec, void *bitmap)
93{
94 clear_bit(VEC_POS(vec), (bitmap) + REG_POS(vec));
95}
96
97static inline int apic_hw_enabled(struct kvm_lapic *apic)
98{
Zhang Xiantaoad312c72007-12-13 23:50:52 +080099 return (apic)->vcpu->arch.apic_base & MSR_IA32_APICBASE_ENABLE;
Eddie Dong97222cc2007-09-12 10:58:04 +0300100}
101
102static inline int apic_sw_enabled(struct kvm_lapic *apic)
103{
104 return apic_get_reg(apic, APIC_SPIV) & APIC_SPIV_APIC_ENABLED;
105}
106
107static inline int apic_enabled(struct kvm_lapic *apic)
108{
109 return apic_sw_enabled(apic) && apic_hw_enabled(apic);
110}
111
112#define LVT_MASK \
113 (APIC_LVT_MASKED | APIC_SEND_PENDING | APIC_VECTOR_MASK)
114
115#define LINT_MASK \
116 (LVT_MASK | APIC_MODE_MASK | APIC_INPUT_POLARITY | \
117 APIC_LVT_REMOTE_IRR | APIC_LVT_LEVEL_TRIGGER)
118
119static inline int kvm_apic_id(struct kvm_lapic *apic)
120{
121 return (apic_get_reg(apic, APIC_ID) >> 24) & 0xff;
122}
123
124static inline int apic_lvt_enabled(struct kvm_lapic *apic, int lvt_type)
125{
126 return !(apic_get_reg(apic, lvt_type) & APIC_LVT_MASKED);
127}
128
129static inline int apic_lvt_vector(struct kvm_lapic *apic, int lvt_type)
130{
131 return apic_get_reg(apic, lvt_type) & APIC_VECTOR_MASK;
132}
133
134static inline int apic_lvtt_period(struct kvm_lapic *apic)
135{
136 return apic_get_reg(apic, APIC_LVTT) & APIC_LVT_TIMER_PERIODIC;
137}
138
Jan Kiszkacc6e4622008-10-20 10:20:03 +0200139static inline int apic_lvt_nmi_mode(u32 lvt_val)
140{
141 return (lvt_val & (APIC_MODE_MASK | APIC_LVT_MASKED)) == APIC_DM_NMI;
142}
143
Eddie Dong97222cc2007-09-12 10:58:04 +0300144static unsigned int apic_lvt_mask[APIC_LVT_NUM] = {
145 LVT_MASK | APIC_LVT_TIMER_PERIODIC, /* LVTT */
146 LVT_MASK | APIC_MODE_MASK, /* LVTTHMR */
147 LVT_MASK | APIC_MODE_MASK, /* LVTPC */
148 LINT_MASK, LINT_MASK, /* LVT0-1 */
149 LVT_MASK /* LVTERR */
150};
151
152static int find_highest_vector(void *bitmap)
153{
154 u32 *word = bitmap;
155 int word_offset = MAX_APIC_VECTOR >> 5;
156
157 while ((word_offset != 0) && (word[(--word_offset) << 2] == 0))
158 continue;
159
160 if (likely(!word_offset && !word[0]))
161 return -1;
162 else
163 return fls(word[word_offset << 2]) - 1 + (word_offset << 5);
164}
165
166static inline int apic_test_and_set_irr(int vec, struct kvm_lapic *apic)
167{
168 return apic_test_and_set_vector(vec, apic->regs + APIC_IRR);
169}
170
171static inline void apic_clear_irr(int vec, struct kvm_lapic *apic)
172{
173 apic_clear_vector(vec, apic->regs + APIC_IRR);
174}
175
176static inline int apic_find_highest_irr(struct kvm_lapic *apic)
177{
178 int result;
179
180 result = find_highest_vector(apic->regs + APIC_IRR);
181 ASSERT(result == -1 || result >= 16);
182
183 return result;
184}
185
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800186int kvm_lapic_find_highest_irr(struct kvm_vcpu *vcpu)
187{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800188 struct kvm_lapic *apic = vcpu->arch.apic;
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800189 int highest_irr;
190
191 if (!apic)
192 return 0;
193 highest_irr = apic_find_highest_irr(apic);
194
195 return highest_irr;
196}
197EXPORT_SYMBOL_GPL(kvm_lapic_find_highest_irr);
198
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200199static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
200 int vector, int level, int trig_mode);
201
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200202int kvm_apic_set_irq(struct kvm_vcpu *vcpu, struct kvm_lapic_irq *irq)
Eddie Dong97222cc2007-09-12 10:58:04 +0300203{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800204 struct kvm_lapic *apic = vcpu->arch.apic;
Zhang Xiantao8be54532007-12-02 22:35:57 +0800205
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200206 return __apic_accept_irq(apic, irq->delivery_mode, irq->vector,
207 irq->level, irq->trig_mode);
Eddie Dong97222cc2007-09-12 10:58:04 +0300208}
209
210static inline int apic_find_highest_isr(struct kvm_lapic *apic)
211{
212 int result;
213
214 result = find_highest_vector(apic->regs + APIC_ISR);
215 ASSERT(result == -1 || result >= 16);
216
217 return result;
218}
219
220static void apic_update_ppr(struct kvm_lapic *apic)
221{
222 u32 tpr, isrv, ppr;
223 int isr;
224
225 tpr = apic_get_reg(apic, APIC_TASKPRI);
226 isr = apic_find_highest_isr(apic);
227 isrv = (isr != -1) ? isr : 0;
228
229 if ((tpr & 0xf0) >= (isrv & 0xf0))
230 ppr = tpr & 0xff;
231 else
232 ppr = isrv & 0xf0;
233
234 apic_debug("vlapic %p, ppr 0x%x, isr 0x%x, isrv 0x%x",
235 apic, ppr, isr, isrv);
236
237 apic_set_reg(apic, APIC_PROCPRI, ppr);
238}
239
240static void apic_set_tpr(struct kvm_lapic *apic, u32 tpr)
241{
242 apic_set_reg(apic, APIC_TASKPRI, tpr);
243 apic_update_ppr(apic);
244}
245
246int kvm_apic_match_physical_addr(struct kvm_lapic *apic, u16 dest)
247{
Gleb Natapov343f94f2009-03-05 16:34:54 +0200248 return dest == 0xff || kvm_apic_id(apic) == dest;
Eddie Dong97222cc2007-09-12 10:58:04 +0300249}
250
251int kvm_apic_match_logical_addr(struct kvm_lapic *apic, u8 mda)
252{
253 int result = 0;
254 u8 logical_id;
255
256 logical_id = GET_APIC_LOGICAL_ID(apic_get_reg(apic, APIC_LDR));
257
258 switch (apic_get_reg(apic, APIC_DFR)) {
259 case APIC_DFR_FLAT:
260 if (logical_id & mda)
261 result = 1;
262 break;
263 case APIC_DFR_CLUSTER:
264 if (((logical_id >> 4) == (mda >> 0x4))
265 && (logical_id & mda & 0xf))
266 result = 1;
267 break;
268 default:
269 printk(KERN_WARNING "Bad DFR vcpu %d: %08x\n",
270 apic->vcpu->vcpu_id, apic_get_reg(apic, APIC_DFR));
271 break;
272 }
273
274 return result;
275}
276
Gleb Natapov343f94f2009-03-05 16:34:54 +0200277int kvm_apic_match_dest(struct kvm_vcpu *vcpu, struct kvm_lapic *source,
Eddie Dong97222cc2007-09-12 10:58:04 +0300278 int short_hand, int dest, int dest_mode)
279{
280 int result = 0;
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800281 struct kvm_lapic *target = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +0300282
283 apic_debug("target %p, source %p, dest 0x%x, "
Gleb Natapov343f94f2009-03-05 16:34:54 +0200284 "dest_mode 0x%x, short_hand 0x%x\n",
Eddie Dong97222cc2007-09-12 10:58:04 +0300285 target, source, dest, dest_mode, short_hand);
286
287 ASSERT(!target);
288 switch (short_hand) {
289 case APIC_DEST_NOSHORT:
Gleb Natapov343f94f2009-03-05 16:34:54 +0200290 if (dest_mode == 0)
Eddie Dong97222cc2007-09-12 10:58:04 +0300291 /* Physical mode. */
Gleb Natapov343f94f2009-03-05 16:34:54 +0200292 result = kvm_apic_match_physical_addr(target, dest);
293 else
Eddie Dong97222cc2007-09-12 10:58:04 +0300294 /* Logical mode. */
295 result = kvm_apic_match_logical_addr(target, dest);
296 break;
297 case APIC_DEST_SELF:
Gleb Natapov343f94f2009-03-05 16:34:54 +0200298 result = (target == source);
Eddie Dong97222cc2007-09-12 10:58:04 +0300299 break;
300 case APIC_DEST_ALLINC:
301 result = 1;
302 break;
303 case APIC_DEST_ALLBUT:
Gleb Natapov343f94f2009-03-05 16:34:54 +0200304 result = (target != source);
Eddie Dong97222cc2007-09-12 10:58:04 +0300305 break;
306 default:
307 printk(KERN_WARNING "Bad dest shorthand value %x\n",
308 short_hand);
309 break;
310 }
311
312 return result;
313}
314
315/*
316 * Add a pending IRQ into lapic.
317 * Return 1 if successfully added and 0 if discarded.
318 */
319static int __apic_accept_irq(struct kvm_lapic *apic, int delivery_mode,
320 int vector, int level, int trig_mode)
321{
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200322 int result = 0;
He, Qingc5ec1532007-09-03 17:07:41 +0300323 struct kvm_vcpu *vcpu = apic->vcpu;
Eddie Dong97222cc2007-09-12 10:58:04 +0300324
325 switch (delivery_mode) {
Eddie Dong97222cc2007-09-12 10:58:04 +0300326 case APIC_DM_LOWEST:
Gleb Natapove1035712009-03-05 16:34:59 +0200327 vcpu->arch.apic_arb_prio++;
328 case APIC_DM_FIXED:
Eddie Dong97222cc2007-09-12 10:58:04 +0300329 /* FIXME add logic for vcpu on reset */
330 if (unlikely(!apic_enabled(apic)))
331 break;
332
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200333 result = !apic_test_and_set_irr(vector, apic);
334 if (!result) {
335 if (trig_mode)
336 apic_debug("level trig mode repeatedly for "
337 "vector %d", vector);
Eddie Dong97222cc2007-09-12 10:58:04 +0300338 break;
339 }
340
341 if (trig_mode) {
342 apic_debug("level trig mode for vector %d", vector);
343 apic_set_vector(vector, apic->regs + APIC_TMR);
344 } else
345 apic_clear_vector(vector, apic->regs + APIC_TMR);
Marcelo Tosattid7690172008-09-08 15:23:48 -0300346 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300347 break;
348
349 case APIC_DM_REMRD:
350 printk(KERN_DEBUG "Ignoring delivery mode 3\n");
351 break;
352
353 case APIC_DM_SMI:
354 printk(KERN_DEBUG "Ignoring guest SMI\n");
355 break;
Sheng Yang3419ffc2008-05-15 09:52:48 +0800356
Eddie Dong97222cc2007-09-12 10:58:04 +0300357 case APIC_DM_NMI:
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200358 result = 1;
Sheng Yang3419ffc2008-05-15 09:52:48 +0800359 kvm_inject_nmi(vcpu);
Jan Kiszka26df99c2008-09-26 09:30:54 +0200360 kvm_vcpu_kick(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300361 break;
362
363 case APIC_DM_INIT:
He, Qingc5ec1532007-09-03 17:07:41 +0300364 if (level) {
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200365 result = 1;
Avi Kivitya4535292008-04-13 17:54:35 +0300366 if (vcpu->arch.mp_state == KVM_MP_STATE_RUNNABLE)
He, Qingc5ec1532007-09-03 17:07:41 +0300367 printk(KERN_DEBUG
368 "INIT on a runnable vcpu %d\n",
369 vcpu->vcpu_id);
Avi Kivitya4535292008-04-13 17:54:35 +0300370 vcpu->arch.mp_state = KVM_MP_STATE_INIT_RECEIVED;
He, Qingc5ec1532007-09-03 17:07:41 +0300371 kvm_vcpu_kick(vcpu);
372 } else {
Jan Kiszka1b10bf32008-09-30 10:41:06 +0200373 apic_debug("Ignoring de-assert INIT to vcpu %d\n",
374 vcpu->vcpu_id);
He, Qingc5ec1532007-09-03 17:07:41 +0300375 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300376 break;
377
378 case APIC_DM_STARTUP:
Jan Kiszka1b10bf32008-09-30 10:41:06 +0200379 apic_debug("SIPI to vcpu %d vector 0x%02x\n",
380 vcpu->vcpu_id, vector);
Avi Kivitya4535292008-04-13 17:54:35 +0300381 if (vcpu->arch.mp_state == KVM_MP_STATE_INIT_RECEIVED) {
Gleb Natapov6da7e3f2009-03-05 16:34:44 +0200382 result = 1;
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800383 vcpu->arch.sipi_vector = vector;
Avi Kivitya4535292008-04-13 17:54:35 +0300384 vcpu->arch.mp_state = KVM_MP_STATE_SIPI_RECEIVED;
Marcelo Tosattid7690172008-09-08 15:23:48 -0300385 kvm_vcpu_kick(vcpu);
He, Qingc5ec1532007-09-03 17:07:41 +0300386 }
Eddie Dong97222cc2007-09-12 10:58:04 +0300387 break;
388
Jan Kiszka23930f92008-09-26 09:30:52 +0200389 case APIC_DM_EXTINT:
390 /*
391 * Should only be called by kvm_apic_local_deliver() with LVT0,
392 * before NMI watchdog was enabled. Already handled by
393 * kvm_apic_accept_pic_intr().
394 */
395 break;
396
Eddie Dong97222cc2007-09-12 10:58:04 +0300397 default:
398 printk(KERN_ERR "TODO: unsupported delivery mode %x\n",
399 delivery_mode);
400 break;
401 }
402 return result;
403}
404
Gleb Natapove1035712009-03-05 16:34:59 +0200405int kvm_apic_compare_prio(struct kvm_vcpu *vcpu1, struct kvm_vcpu *vcpu2)
Eddie Dong97222cc2007-09-12 10:58:04 +0300406{
Gleb Natapove1035712009-03-05 16:34:59 +0200407 return vcpu1->arch.apic_arb_prio - vcpu2->arch.apic_arb_prio;
Zhang Xiantao8be54532007-12-02 22:35:57 +0800408}
409
Eddie Dong97222cc2007-09-12 10:58:04 +0300410static void apic_set_eoi(struct kvm_lapic *apic)
411{
412 int vector = apic_find_highest_isr(apic);
Marcelo Tosattif5244722008-07-26 17:01:00 -0300413 int trigger_mode;
Eddie Dong97222cc2007-09-12 10:58:04 +0300414 /*
415 * Not every write EOI will has corresponding ISR,
416 * one example is when Kernel check timer on setup_IO_APIC
417 */
418 if (vector == -1)
419 return;
420
421 apic_clear_vector(vector, apic->regs + APIC_ISR);
422 apic_update_ppr(apic);
423
424 if (apic_test_and_clear_vector(vector, apic->regs + APIC_TMR))
Marcelo Tosattif5244722008-07-26 17:01:00 -0300425 trigger_mode = IOAPIC_LEVEL_TRIG;
426 else
427 trigger_mode = IOAPIC_EDGE_TRIG;
428 kvm_ioapic_update_eoi(apic->vcpu->kvm, vector, trigger_mode);
Eddie Dong97222cc2007-09-12 10:58:04 +0300429}
430
431static void apic_send_ipi(struct kvm_lapic *apic)
432{
433 u32 icr_low = apic_get_reg(apic, APIC_ICR);
434 u32 icr_high = apic_get_reg(apic, APIC_ICR2);
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200435 struct kvm_lapic_irq irq;
Eddie Dong97222cc2007-09-12 10:58:04 +0300436
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200437 irq.vector = icr_low & APIC_VECTOR_MASK;
438 irq.delivery_mode = icr_low & APIC_MODE_MASK;
439 irq.dest_mode = icr_low & APIC_DEST_MASK;
440 irq.level = icr_low & APIC_INT_ASSERT;
441 irq.trig_mode = icr_low & APIC_INT_LEVELTRIG;
442 irq.shorthand = icr_low & APIC_SHORT_MASK;
443 irq.dest_id = GET_APIC_DEST_FIELD(icr_high);
Eddie Dong97222cc2007-09-12 10:58:04 +0300444
445 apic_debug("icr_high 0x%x, icr_low 0x%x, "
446 "short_hand 0x%x, dest 0x%x, trig_mode 0x%x, level 0x%x, "
447 "dest_mode 0x%x, delivery_mode 0x%x, vector 0x%x\n",
Glauber Costa9b5843dd2009-04-29 17:29:09 -0400448 icr_high, icr_low, irq.shorthand, irq.dest_id,
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200449 irq.trig_mode, irq.level, irq.dest_mode, irq.delivery_mode,
450 irq.vector);
Eddie Dong97222cc2007-09-12 10:58:04 +0300451
Gleb Natapov58c2dde2009-03-05 16:35:04 +0200452 kvm_irq_delivery_to_apic(apic->vcpu->kvm, apic, &irq);
Eddie Dong97222cc2007-09-12 10:58:04 +0300453}
454
455static u32 apic_get_tmcct(struct kvm_lapic *apic)
456{
Marcelo Tosattib682b812009-02-10 20:41:41 -0200457 ktime_t remaining;
458 s64 ns;
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200459 u32 tmcct;
Eddie Dong97222cc2007-09-12 10:58:04 +0300460
461 ASSERT(apic != NULL);
462
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200463 /* if initial count is 0, current count should also be 0 */
Marcelo Tosattib682b812009-02-10 20:41:41 -0200464 if (apic_get_reg(apic, APIC_TMICT) == 0)
Kevin Pedretti9da8f4e2007-10-21 08:55:50 +0200465 return 0;
466
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300467 remaining = hrtimer_expires_remaining(&apic->lapic_timer.timer);
Marcelo Tosattib682b812009-02-10 20:41:41 -0200468 if (ktime_to_ns(remaining) < 0)
469 remaining = ktime_set(0, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +0300470
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300471 ns = mod_64(ktime_to_ns(remaining), apic->lapic_timer.period);
472 tmcct = div64_u64(ns,
473 (APIC_BUS_CYCLE_NS * apic->divide_count));
Eddie Dong97222cc2007-09-12 10:58:04 +0300474
475 return tmcct;
476}
477
Avi Kivityb209749f2007-10-22 16:50:39 +0200478static void __report_tpr_access(struct kvm_lapic *apic, bool write)
479{
480 struct kvm_vcpu *vcpu = apic->vcpu;
481 struct kvm_run *run = vcpu->run;
482
483 set_bit(KVM_REQ_REPORT_TPR_ACCESS, &vcpu->requests);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -0300484 run->tpr_access.rip = kvm_rip_read(vcpu);
Avi Kivityb209749f2007-10-22 16:50:39 +0200485 run->tpr_access.is_write = write;
486}
487
488static inline void report_tpr_access(struct kvm_lapic *apic, bool write)
489{
490 if (apic->vcpu->arch.tpr_access_reporting)
491 __report_tpr_access(apic, write);
492}
493
Eddie Dong97222cc2007-09-12 10:58:04 +0300494static u32 __apic_read(struct kvm_lapic *apic, unsigned int offset)
495{
496 u32 val = 0;
497
Joerg Roedelc7bf23b2008-04-30 17:55:59 +0200498 KVMTRACE_1D(APIC_ACCESS, apic->vcpu, (u32)offset, handler);
499
Eddie Dong97222cc2007-09-12 10:58:04 +0300500 if (offset >= LAPIC_MMIO_LENGTH)
501 return 0;
502
503 switch (offset) {
504 case APIC_ARBPRI:
505 printk(KERN_WARNING "Access APIC ARBPRI register "
506 "which is for P6\n");
507 break;
508
509 case APIC_TMCCT: /* Timer CCR */
510 val = apic_get_tmcct(apic);
511 break;
512
Avi Kivityb209749f2007-10-22 16:50:39 +0200513 case APIC_TASKPRI:
514 report_tpr_access(apic, false);
515 /* fall thru */
Eddie Dong97222cc2007-09-12 10:58:04 +0300516 default:
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800517 apic_update_ppr(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300518 val = apic_get_reg(apic, offset);
519 break;
520 }
521
522 return val;
523}
524
525static void apic_mmio_read(struct kvm_io_device *this,
526 gpa_t address, int len, void *data)
527{
528 struct kvm_lapic *apic = (struct kvm_lapic *)this->private;
529 unsigned int offset = address - apic->base_address;
530 unsigned char alignment = offset & 0xf;
531 u32 result;
532
533 if ((alignment + len) > 4) {
534 printk(KERN_ERR "KVM_APIC_READ: alignment error %lx %d",
535 (unsigned long)address, len);
536 return;
537 }
538 result = __apic_read(apic, offset & ~0xf);
539
540 switch (len) {
541 case 1:
542 case 2:
543 case 4:
544 memcpy(data, (char *)&result + alignment, len);
545 break;
546 default:
547 printk(KERN_ERR "Local APIC read with len = %x, "
548 "should be 1,2, or 4 instead\n", len);
549 break;
550 }
551}
552
553static void update_divide_count(struct kvm_lapic *apic)
554{
555 u32 tmp1, tmp2, tdcr;
556
557 tdcr = apic_get_reg(apic, APIC_TDCR);
558 tmp1 = tdcr & 0xf;
559 tmp2 = ((tmp1 & 0x3) | ((tmp1 & 0x8) >> 1)) + 1;
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300560 apic->divide_count = 0x1 << (tmp2 & 0x7);
Eddie Dong97222cc2007-09-12 10:58:04 +0300561
562 apic_debug("timer divide count is 0x%x\n",
Glauber Costa9b5843dd2009-04-29 17:29:09 -0400563 apic->divide_count);
Eddie Dong97222cc2007-09-12 10:58:04 +0300564}
565
566static void start_apic_timer(struct kvm_lapic *apic)
567{
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300568 ktime_t now = apic->lapic_timer.timer.base->get_time();
Eddie Dong97222cc2007-09-12 10:58:04 +0300569
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300570 apic->lapic_timer.period = apic_get_reg(apic, APIC_TMICT) *
571 APIC_BUS_CYCLE_NS * apic->divide_count;
572 atomic_set(&apic->lapic_timer.pending, 0);
Avi Kivity0b975a32008-02-24 14:37:50 +0200573
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300574 if (!apic->lapic_timer.period)
Avi Kivity0b975a32008-02-24 14:37:50 +0200575 return;
576
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300577 hrtimer_start(&apic->lapic_timer.timer,
578 ktime_add_ns(now, apic->lapic_timer.period),
Eddie Dong97222cc2007-09-12 10:58:04 +0300579 HRTIMER_MODE_ABS);
580
581 apic_debug("%s: bus cycle is %" PRId64 "ns, now 0x%016"
582 PRIx64 ", "
583 "timer initial count 0x%x, period %lldns, "
Harvey Harrisonb8688d52008-03-03 12:59:56 -0800584 "expire @ 0x%016" PRIx64 ".\n", __func__,
Eddie Dong97222cc2007-09-12 10:58:04 +0300585 APIC_BUS_CYCLE_NS, ktime_to_ns(now),
586 apic_get_reg(apic, APIC_TMICT),
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300587 apic->lapic_timer.period,
Eddie Dong97222cc2007-09-12 10:58:04 +0300588 ktime_to_ns(ktime_add_ns(now,
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300589 apic->lapic_timer.period)));
Eddie Dong97222cc2007-09-12 10:58:04 +0300590}
591
Jan Kiszkacc6e4622008-10-20 10:20:03 +0200592static void apic_manage_nmi_watchdog(struct kvm_lapic *apic, u32 lvt0_val)
593{
594 int nmi_wd_enabled = apic_lvt_nmi_mode(apic_get_reg(apic, APIC_LVT0));
595
596 if (apic_lvt_nmi_mode(lvt0_val)) {
597 if (!nmi_wd_enabled) {
598 apic_debug("Receive NMI setting on APIC_LVT0 "
599 "for cpu %d\n", apic->vcpu->vcpu_id);
600 apic->vcpu->kvm->arch.vapics_in_nmi_mode++;
601 }
602 } else if (nmi_wd_enabled)
603 apic->vcpu->kvm->arch.vapics_in_nmi_mode--;
604}
605
Eddie Dong97222cc2007-09-12 10:58:04 +0300606static void apic_mmio_write(struct kvm_io_device *this,
607 gpa_t address, int len, const void *data)
608{
609 struct kvm_lapic *apic = (struct kvm_lapic *)this->private;
610 unsigned int offset = address - apic->base_address;
611 unsigned char alignment = offset & 0xf;
612 u32 val;
613
614 /*
615 * APIC register must be aligned on 128-bits boundary.
616 * 32/64/128 bits registers must be accessed thru 32 bits.
617 * Refer SDM 8.4.1
618 */
619 if (len != 4 || alignment) {
Jan Kiszka1b10bf32008-09-30 10:41:06 +0200620 /* Don't shout loud, $infamous_os would cause only noise. */
621 apic_debug("apic write: bad size=%d %lx\n",
622 len, (long)address);
Eddie Dong97222cc2007-09-12 10:58:04 +0300623 return;
624 }
625
626 val = *(u32 *) data;
627
628 /* too common printing */
629 if (offset != APIC_EOI)
630 apic_debug("%s: offset 0x%x with length 0x%x, and value is "
Harvey Harrisonb8688d52008-03-03 12:59:56 -0800631 "0x%x\n", __func__, offset, len, val);
Eddie Dong97222cc2007-09-12 10:58:04 +0300632
633 offset &= 0xff0;
634
Joerg Roedelc7bf23b2008-04-30 17:55:59 +0200635 KVMTRACE_1D(APIC_ACCESS, apic->vcpu, (u32)offset, handler);
636
Eddie Dong97222cc2007-09-12 10:58:04 +0300637 switch (offset) {
638 case APIC_ID: /* Local APIC ID */
639 apic_set_reg(apic, APIC_ID, val);
640 break;
641
642 case APIC_TASKPRI:
Avi Kivityb209749f2007-10-22 16:50:39 +0200643 report_tpr_access(apic, true);
Eddie Dong97222cc2007-09-12 10:58:04 +0300644 apic_set_tpr(apic, val & 0xff);
645 break;
646
647 case APIC_EOI:
648 apic_set_eoi(apic);
649 break;
650
651 case APIC_LDR:
652 apic_set_reg(apic, APIC_LDR, val & APIC_LDR_MASK);
653 break;
654
655 case APIC_DFR:
656 apic_set_reg(apic, APIC_DFR, val | 0x0FFFFFFF);
657 break;
658
659 case APIC_SPIV:
660 apic_set_reg(apic, APIC_SPIV, val & 0x3ff);
661 if (!(val & APIC_SPIV_APIC_ENABLED)) {
662 int i;
663 u32 lvt_val;
664
665 for (i = 0; i < APIC_LVT_NUM; i++) {
666 lvt_val = apic_get_reg(apic,
667 APIC_LVTT + 0x10 * i);
668 apic_set_reg(apic, APIC_LVTT + 0x10 * i,
669 lvt_val | APIC_LVT_MASKED);
670 }
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300671 atomic_set(&apic->lapic_timer.pending, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +0300672
673 }
674 break;
675
676 case APIC_ICR:
677 /* No delay here, so we always clear the pending bit */
678 apic_set_reg(apic, APIC_ICR, val & ~(1 << 12));
679 apic_send_ipi(apic);
680 break;
681
682 case APIC_ICR2:
683 apic_set_reg(apic, APIC_ICR2, val & 0xff000000);
684 break;
685
Jan Kiszka23930f92008-09-26 09:30:52 +0200686 case APIC_LVT0:
Jan Kiszkacc6e4622008-10-20 10:20:03 +0200687 apic_manage_nmi_watchdog(apic, val);
Eddie Dong97222cc2007-09-12 10:58:04 +0300688 case APIC_LVTT:
689 case APIC_LVTTHMR:
690 case APIC_LVTPC:
Eddie Dong97222cc2007-09-12 10:58:04 +0300691 case APIC_LVT1:
692 case APIC_LVTERR:
693 /* TODO: Check vector */
694 if (!apic_sw_enabled(apic))
695 val |= APIC_LVT_MASKED;
696
697 val &= apic_lvt_mask[(offset - APIC_LVTT) >> 4];
698 apic_set_reg(apic, offset, val);
699
700 break;
701
702 case APIC_TMICT:
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300703 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +0300704 apic_set_reg(apic, APIC_TMICT, val);
705 start_apic_timer(apic);
706 return;
707
708 case APIC_TDCR:
709 if (val & 4)
710 printk(KERN_ERR "KVM_WRITE:TDCR %x\n", val);
711 apic_set_reg(apic, APIC_TDCR, val);
712 update_divide_count(apic);
713 break;
714
715 default:
716 apic_debug("Local APIC Write to read-only register %x\n",
717 offset);
718 break;
719 }
720
721}
722
Laurent Vivier92760492008-05-30 16:05:53 +0200723static int apic_mmio_range(struct kvm_io_device *this, gpa_t addr,
724 int len, int size)
Eddie Dong97222cc2007-09-12 10:58:04 +0300725{
726 struct kvm_lapic *apic = (struct kvm_lapic *)this->private;
727 int ret = 0;
728
729
730 if (apic_hw_enabled(apic) &&
731 (addr >= apic->base_address) &&
732 (addr < (apic->base_address + LAPIC_MMIO_LENGTH)))
733 ret = 1;
734
735 return ret;
736}
737
Rusty Russelld5894442007-10-08 10:48:30 +1000738void kvm_free_lapic(struct kvm_vcpu *vcpu)
Eddie Dong97222cc2007-09-12 10:58:04 +0300739{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800740 if (!vcpu->arch.apic)
Eddie Dong97222cc2007-09-12 10:58:04 +0300741 return;
742
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300743 hrtimer_cancel(&vcpu->arch.apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +0300744
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800745 if (vcpu->arch.apic->regs_page)
746 __free_page(vcpu->arch.apic->regs_page);
Eddie Dong97222cc2007-09-12 10:58:04 +0300747
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800748 kfree(vcpu->arch.apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300749}
750
751/*
752 *----------------------------------------------------------------------
753 * LAPIC interface
754 *----------------------------------------------------------------------
755 */
756
757void kvm_lapic_set_tpr(struct kvm_vcpu *vcpu, unsigned long cr8)
758{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800759 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +0300760
761 if (!apic)
762 return;
Avi Kivityb93463a2007-10-25 16:52:32 +0200763 apic_set_tpr(apic, ((cr8 & 0x0f) << 4)
764 | (apic_get_reg(apic, APIC_TASKPRI) & 4));
Eddie Dong97222cc2007-09-12 10:58:04 +0300765}
Joerg Roedelec7cf692008-04-16 16:51:16 +0200766EXPORT_SYMBOL_GPL(kvm_lapic_set_tpr);
Eddie Dong97222cc2007-09-12 10:58:04 +0300767
768u64 kvm_lapic_get_cr8(struct kvm_vcpu *vcpu)
769{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800770 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +0300771 u64 tpr;
772
773 if (!apic)
774 return 0;
775 tpr = (u64) apic_get_reg(apic, APIC_TASKPRI);
776
777 return (tpr & 0xf0) >> 4;
778}
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800779EXPORT_SYMBOL_GPL(kvm_lapic_get_cr8);
Eddie Dong97222cc2007-09-12 10:58:04 +0300780
781void kvm_lapic_set_base(struct kvm_vcpu *vcpu, u64 value)
782{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800783 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +0300784
785 if (!apic) {
786 value |= MSR_IA32_APICBASE_BSP;
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800787 vcpu->arch.apic_base = value;
Eddie Dong97222cc2007-09-12 10:58:04 +0300788 return;
789 }
790 if (apic->vcpu->vcpu_id)
791 value &= ~MSR_IA32_APICBASE_BSP;
792
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800793 vcpu->arch.apic_base = value;
794 apic->base_address = apic->vcpu->arch.apic_base &
Eddie Dong97222cc2007-09-12 10:58:04 +0300795 MSR_IA32_APICBASE_BASE;
796
797 /* with FSB delivery interrupt, we can restart APIC functionality */
798 apic_debug("apic base msr is 0x%016" PRIx64 ", and base address is "
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800799 "0x%lx.\n", apic->vcpu->arch.apic_base, apic->base_address);
Eddie Dong97222cc2007-09-12 10:58:04 +0300800
801}
802
803u64 kvm_lapic_get_base(struct kvm_vcpu *vcpu)
804{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800805 return vcpu->arch.apic_base;
Eddie Dong97222cc2007-09-12 10:58:04 +0300806}
807EXPORT_SYMBOL_GPL(kvm_lapic_get_base);
808
He, Qingc5ec1532007-09-03 17:07:41 +0300809void kvm_lapic_reset(struct kvm_vcpu *vcpu)
Eddie Dong97222cc2007-09-12 10:58:04 +0300810{
811 struct kvm_lapic *apic;
812 int i;
813
Harvey Harrisonb8688d52008-03-03 12:59:56 -0800814 apic_debug("%s\n", __func__);
Eddie Dong97222cc2007-09-12 10:58:04 +0300815
816 ASSERT(vcpu);
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800817 apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +0300818 ASSERT(apic != NULL);
819
820 /* Stop the timer in case it's a reset to an active apic */
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300821 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong97222cc2007-09-12 10:58:04 +0300822
823 apic_set_reg(apic, APIC_ID, vcpu->vcpu_id << 24);
824 apic_set_reg(apic, APIC_LVR, APIC_VERSION);
825
826 for (i = 0; i < APIC_LVT_NUM; i++)
827 apic_set_reg(apic, APIC_LVTT + 0x10 * i, APIC_LVT_MASKED);
Qing He40487c62007-09-17 14:47:13 +0800828 apic_set_reg(apic, APIC_LVT0,
829 SET_APIC_DELIVERY_MODE(0, APIC_MODE_EXTINT));
Eddie Dong97222cc2007-09-12 10:58:04 +0300830
831 apic_set_reg(apic, APIC_DFR, 0xffffffffU);
832 apic_set_reg(apic, APIC_SPIV, 0xff);
833 apic_set_reg(apic, APIC_TASKPRI, 0);
834 apic_set_reg(apic, APIC_LDR, 0);
835 apic_set_reg(apic, APIC_ESR, 0);
836 apic_set_reg(apic, APIC_ICR, 0);
837 apic_set_reg(apic, APIC_ICR2, 0);
838 apic_set_reg(apic, APIC_TDCR, 0);
839 apic_set_reg(apic, APIC_TMICT, 0);
840 for (i = 0; i < 8; i++) {
841 apic_set_reg(apic, APIC_IRR + 0x10 * i, 0);
842 apic_set_reg(apic, APIC_ISR + 0x10 * i, 0);
843 apic_set_reg(apic, APIC_TMR + 0x10 * i, 0);
844 }
Kevin Pedrettib33ac882007-10-21 08:54:53 +0200845 update_divide_count(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300846 atomic_set(&apic->lapic_timer.pending, 0);
Eddie Dong97222cc2007-09-12 10:58:04 +0300847 if (vcpu->vcpu_id == 0)
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800848 vcpu->arch.apic_base |= MSR_IA32_APICBASE_BSP;
Eddie Dong97222cc2007-09-12 10:58:04 +0300849 apic_update_ppr(apic);
850
Gleb Natapove1035712009-03-05 16:34:59 +0200851 vcpu->arch.apic_arb_prio = 0;
852
Eddie Dong97222cc2007-09-12 10:58:04 +0300853 apic_debug(KERN_INFO "%s: vcpu=%p, id=%d, base_msr="
Harvey Harrisonb8688d52008-03-03 12:59:56 -0800854 "0x%016" PRIx64 ", base_address=0x%0lx.\n", __func__,
Eddie Dong97222cc2007-09-12 10:58:04 +0300855 vcpu, kvm_apic_id(apic),
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800856 vcpu->arch.apic_base, apic->base_address);
Eddie Dong97222cc2007-09-12 10:58:04 +0300857}
He, Qingc5ec1532007-09-03 17:07:41 +0300858EXPORT_SYMBOL_GPL(kvm_lapic_reset);
Eddie Dong97222cc2007-09-12 10:58:04 +0300859
Gleb Natapov343f94f2009-03-05 16:34:54 +0200860bool kvm_apic_present(struct kvm_vcpu *vcpu)
861{
862 return vcpu->arch.apic && apic_hw_enabled(vcpu->arch.apic);
863}
864
Eddie Dong97222cc2007-09-12 10:58:04 +0300865int kvm_lapic_enabled(struct kvm_vcpu *vcpu)
866{
Gleb Natapov343f94f2009-03-05 16:34:54 +0200867 return kvm_apic_present(vcpu) && apic_sw_enabled(vcpu->arch.apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300868}
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800869EXPORT_SYMBOL_GPL(kvm_lapic_enabled);
Eddie Dong97222cc2007-09-12 10:58:04 +0300870
871/*
872 *----------------------------------------------------------------------
873 * timer interface
874 *----------------------------------------------------------------------
875 */
Eddie Dong1b9778d2007-09-03 16:56:58 +0300876
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300877static bool lapic_is_periodic(struct kvm_timer *ktimer)
Eddie Dong97222cc2007-09-12 10:58:04 +0300878{
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300879 struct kvm_lapic *apic = container_of(ktimer, struct kvm_lapic,
880 lapic_timer);
881 return apic_lvtt_period(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300882}
883
Marcelo Tosatti3d808402008-04-11 14:53:26 -0300884int apic_has_pending_timer(struct kvm_vcpu *vcpu)
885{
886 struct kvm_lapic *lapic = vcpu->arch.apic;
887
Marcelo Tosatti54aaace2008-05-14 02:29:06 -0300888 if (lapic && apic_enabled(lapic) && apic_lvt_enabled(lapic, APIC_LVTT))
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300889 return atomic_read(&lapic->lapic_timer.pending);
Marcelo Tosatti3d808402008-04-11 14:53:26 -0300890
891 return 0;
892}
893
Jan Kiszka8fdb2352008-10-20 10:20:02 +0200894static int kvm_apic_local_deliver(struct kvm_lapic *apic, int lvt_type)
Eddie Dong1b9778d2007-09-03 16:56:58 +0300895{
Jan Kiszka8fdb2352008-10-20 10:20:02 +0200896 u32 reg = apic_get_reg(apic, lvt_type);
Jan Kiszka23930f92008-09-26 09:30:52 +0200897 int vector, mode, trig_mode;
Eddie Dong1b9778d2007-09-03 16:56:58 +0300898
Jan Kiszka8fdb2352008-10-20 10:20:02 +0200899 if (apic_hw_enabled(apic) && !(reg & APIC_LVT_MASKED)) {
Jan Kiszka23930f92008-09-26 09:30:52 +0200900 vector = reg & APIC_VECTOR_MASK;
901 mode = reg & APIC_MODE_MASK;
902 trig_mode = reg & APIC_LVT_LEVEL_TRIGGER;
903 return __apic_accept_irq(apic, mode, vector, 1, trig_mode);
904 }
905 return 0;
906}
907
Jan Kiszka8fdb2352008-10-20 10:20:02 +0200908void kvm_apic_nmi_wd_deliver(struct kvm_vcpu *vcpu)
Jan Kiszka23930f92008-09-26 09:30:52 +0200909{
Jan Kiszka8fdb2352008-10-20 10:20:02 +0200910 struct kvm_lapic *apic = vcpu->arch.apic;
911
912 if (apic)
913 kvm_apic_local_deliver(apic, APIC_LVT0);
Eddie Dong1b9778d2007-09-03 16:56:58 +0300914}
915
Hannes Eder386eb6e2009-03-10 22:51:09 +0100916static struct kvm_timer_ops lapic_timer_ops = {
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300917 .is_periodic = lapic_is_periodic,
918};
Eddie Dong97222cc2007-09-12 10:58:04 +0300919
920int kvm_create_lapic(struct kvm_vcpu *vcpu)
921{
922 struct kvm_lapic *apic;
923
924 ASSERT(vcpu != NULL);
925 apic_debug("apic_init %d\n", vcpu->vcpu_id);
926
927 apic = kzalloc(sizeof(*apic), GFP_KERNEL);
928 if (!apic)
929 goto nomem;
930
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800931 vcpu->arch.apic = apic;
Eddie Dong97222cc2007-09-12 10:58:04 +0300932
933 apic->regs_page = alloc_page(GFP_KERNEL);
934 if (apic->regs_page == NULL) {
935 printk(KERN_ERR "malloc apic regs error for vcpu %x\n",
936 vcpu->vcpu_id);
Rusty Russelld5894442007-10-08 10:48:30 +1000937 goto nomem_free_apic;
Eddie Dong97222cc2007-09-12 10:58:04 +0300938 }
939 apic->regs = page_address(apic->regs_page);
940 memset(apic->regs, 0, PAGE_SIZE);
941 apic->vcpu = vcpu;
942
Marcelo Tosattid3c7b772009-02-23 10:57:41 -0300943 hrtimer_init(&apic->lapic_timer.timer, CLOCK_MONOTONIC,
944 HRTIMER_MODE_ABS);
945 apic->lapic_timer.timer.function = kvm_timer_fn;
946 apic->lapic_timer.t_ops = &lapic_timer_ops;
947 apic->lapic_timer.kvm = vcpu->kvm;
948 apic->lapic_timer.vcpu_id = vcpu->vcpu_id;
949
Eddie Dong97222cc2007-09-12 10:58:04 +0300950 apic->base_address = APIC_DEFAULT_PHYS_BASE;
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800951 vcpu->arch.apic_base = APIC_DEFAULT_PHYS_BASE;
Eddie Dong97222cc2007-09-12 10:58:04 +0300952
He, Qingc5ec1532007-09-03 17:07:41 +0300953 kvm_lapic_reset(vcpu);
Eddie Dong97222cc2007-09-12 10:58:04 +0300954 apic->dev.read = apic_mmio_read;
955 apic->dev.write = apic_mmio_write;
956 apic->dev.in_range = apic_mmio_range;
957 apic->dev.private = apic;
958
959 return 0;
Rusty Russelld5894442007-10-08 10:48:30 +1000960nomem_free_apic:
961 kfree(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300962nomem:
Eddie Dong97222cc2007-09-12 10:58:04 +0300963 return -ENOMEM;
964}
965EXPORT_SYMBOL_GPL(kvm_create_lapic);
966
967int kvm_apic_has_interrupt(struct kvm_vcpu *vcpu)
968{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800969 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +0300970 int highest_irr;
971
972 if (!apic || !apic_enabled(apic))
973 return -1;
974
Yang, Sheng6e5d8652007-09-12 18:03:11 +0800975 apic_update_ppr(apic);
Eddie Dong97222cc2007-09-12 10:58:04 +0300976 highest_irr = apic_find_highest_irr(apic);
977 if ((highest_irr == -1) ||
978 ((highest_irr & 0xF0) <= apic_get_reg(apic, APIC_PROCPRI)))
979 return -1;
980 return highest_irr;
981}
982
Qing He40487c62007-09-17 14:47:13 +0800983int kvm_apic_accept_pic_intr(struct kvm_vcpu *vcpu)
984{
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800985 u32 lvt0 = apic_get_reg(vcpu->arch.apic, APIC_LVT0);
Qing He40487c62007-09-17 14:47:13 +0800986 int r = 0;
987
988 if (vcpu->vcpu_id == 0) {
Zhang Xiantaoad312c72007-12-13 23:50:52 +0800989 if (!apic_hw_enabled(vcpu->arch.apic))
Qing He40487c62007-09-17 14:47:13 +0800990 r = 1;
991 if ((lvt0 & APIC_LVT_MASKED) == 0 &&
992 GET_APIC_DELIVERY_MODE(lvt0) == APIC_MODE_EXTINT)
993 r = 1;
994 }
995 return r;
996}
997
Eddie Dong1b9778d2007-09-03 16:56:58 +0300998void kvm_inject_apic_timer_irqs(struct kvm_vcpu *vcpu)
999{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001000 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong1b9778d2007-09-03 16:56:58 +03001001
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001002 if (apic && atomic_read(&apic->lapic_timer.pending) > 0) {
Jan Kiszka8fdb2352008-10-20 10:20:02 +02001003 if (kvm_apic_local_deliver(apic, APIC_LVTT))
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001004 atomic_dec(&apic->lapic_timer.pending);
Eddie Dong1b9778d2007-09-03 16:56:58 +03001005 }
1006}
1007
Eddie Dong97222cc2007-09-12 10:58:04 +03001008int kvm_get_apic_interrupt(struct kvm_vcpu *vcpu)
1009{
1010 int vector = kvm_apic_has_interrupt(vcpu);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001011 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong97222cc2007-09-12 10:58:04 +03001012
1013 if (vector == -1)
1014 return -1;
1015
1016 apic_set_vector(vector, apic->regs + APIC_ISR);
1017 apic_update_ppr(apic);
1018 apic_clear_irr(vector, apic);
1019 return vector;
1020}
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001021
1022void kvm_apic_post_state_restore(struct kvm_vcpu *vcpu)
1023{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001024 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001025
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001026 apic->base_address = vcpu->arch.apic_base &
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001027 MSR_IA32_APICBASE_BASE;
1028 apic_set_reg(apic, APIC_LVR, APIC_VERSION);
1029 apic_update_ppr(apic);
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001030 hrtimer_cancel(&apic->lapic_timer.timer);
Eddie Dong96ad2cc2007-09-06 12:22:56 +03001031 update_divide_count(apic);
1032 start_apic_timer(apic);
1033}
Eddie Donga3d7f852007-09-03 16:15:12 +03001034
Avi Kivity2f52d582008-01-16 12:49:30 +02001035void __kvm_migrate_apic_timer(struct kvm_vcpu *vcpu)
Eddie Donga3d7f852007-09-03 16:15:12 +03001036{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08001037 struct kvm_lapic *apic = vcpu->arch.apic;
Eddie Donga3d7f852007-09-03 16:15:12 +03001038 struct hrtimer *timer;
1039
1040 if (!apic)
1041 return;
1042
Marcelo Tosattid3c7b772009-02-23 10:57:41 -03001043 timer = &apic->lapic_timer.timer;
Eddie Donga3d7f852007-09-03 16:15:12 +03001044 if (hrtimer_cancel(timer))
Arjan van de Venbeb20d522008-09-01 14:55:57 -07001045 hrtimer_start_expires(timer, HRTIMER_MODE_ABS);
Eddie Donga3d7f852007-09-03 16:15:12 +03001046}
Avi Kivityb93463a2007-10-25 16:52:32 +02001047
1048void kvm_lapic_sync_from_vapic(struct kvm_vcpu *vcpu)
1049{
1050 u32 data;
1051 void *vapic;
1052
1053 if (!irqchip_in_kernel(vcpu->kvm) || !vcpu->arch.apic->vapic_addr)
1054 return;
1055
1056 vapic = kmap_atomic(vcpu->arch.apic->vapic_page, KM_USER0);
1057 data = *(u32 *)(vapic + offset_in_page(vcpu->arch.apic->vapic_addr));
1058 kunmap_atomic(vapic, KM_USER0);
1059
1060 apic_set_tpr(vcpu->arch.apic, data & 0xff);
1061}
1062
1063void kvm_lapic_sync_to_vapic(struct kvm_vcpu *vcpu)
1064{
1065 u32 data, tpr;
1066 int max_irr, max_isr;
1067 struct kvm_lapic *apic;
1068 void *vapic;
1069
1070 if (!irqchip_in_kernel(vcpu->kvm) || !vcpu->arch.apic->vapic_addr)
1071 return;
1072
1073 apic = vcpu->arch.apic;
1074 tpr = apic_get_reg(apic, APIC_TASKPRI) & 0xff;
1075 max_irr = apic_find_highest_irr(apic);
1076 if (max_irr < 0)
1077 max_irr = 0;
1078 max_isr = apic_find_highest_isr(apic);
1079 if (max_isr < 0)
1080 max_isr = 0;
1081 data = (tpr & 0xff) | ((max_isr & 0xf0) << 8) | (max_irr << 24);
1082
1083 vapic = kmap_atomic(vcpu->arch.apic->vapic_page, KM_USER0);
1084 *(u32 *)(vapic + offset_in_page(vcpu->arch.apic->vapic_addr)) = data;
1085 kunmap_atomic(vapic, KM_USER0);
1086}
1087
1088void kvm_lapic_set_vapic_addr(struct kvm_vcpu *vcpu, gpa_t vapic_addr)
1089{
1090 if (!irqchip_in_kernel(vcpu->kvm))
1091 return;
1092
1093 vcpu->arch.apic->vapic_addr = vapic_addr;
1094}