blob: 9598d40e2763d25d312061c556591d1ff27a51cd [file] [log] [blame]
Hiroshi DOYUa9dcad52009-01-26 15:13:40 +02001/*
2 * omap iommu: tlb and pagetable primitives
3 *
Hiroshi DOYUc127c7d2010-02-15 10:03:32 -08004 * Copyright (C) 2008-2010 Nokia Corporation
Hiroshi DOYUa9dcad52009-01-26 15:13:40 +02005 *
6 * Written by Hiroshi DOYU <Hiroshi.DOYU@nokia.com>,
7 * Paul Mundt and Toshihiro Kobayashi
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
14#include <linux/err.h>
15#include <linux/module.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090016#include <linux/slab.h>
Hiroshi DOYUa9dcad52009-01-26 15:13:40 +020017#include <linux/interrupt.h>
18#include <linux/ioport.h>
19#include <linux/clk.h>
20#include <linux/platform_device.h>
21
22#include <asm/cacheflush.h>
23
Tony Lindgrence491cf2009-10-20 09:40:47 -070024#include <plat/iommu.h>
Hiroshi DOYUa9dcad52009-01-26 15:13:40 +020025
26#include "iopgtable.h"
27
Hiroshi DOYU37c28362010-04-27 05:37:12 +000028#define for_each_iotlb_cr(obj, n, __i, cr) \
29 for (__i = 0; \
30 (__i < (n)) && (cr = __iotlb_read_cr((obj), __i), true); \
31 __i++)
32
Hiroshi DOYUa9dcad52009-01-26 15:13:40 +020033/* accommodate the difference between omap1 and omap2/3 */
34static const struct iommu_functions *arch_iommu;
35
36static struct platform_driver omap_iommu_driver;
37static struct kmem_cache *iopte_cachep;
38
39/**
40 * install_iommu_arch - Install archtecure specific iommu functions
41 * @ops: a pointer to architecture specific iommu functions
42 *
43 * There are several kind of iommu algorithm(tlb, pagetable) among
44 * omap series. This interface installs such an iommu algorighm.
45 **/
46int install_iommu_arch(const struct iommu_functions *ops)
47{
48 if (arch_iommu)
49 return -EBUSY;
50
51 arch_iommu = ops;
52 return 0;
53}
54EXPORT_SYMBOL_GPL(install_iommu_arch);
55
56/**
57 * uninstall_iommu_arch - Uninstall archtecure specific iommu functions
58 * @ops: a pointer to architecture specific iommu functions
59 *
60 * This interface uninstalls the iommu algorighm installed previously.
61 **/
62void uninstall_iommu_arch(const struct iommu_functions *ops)
63{
64 if (arch_iommu != ops)
65 pr_err("%s: not your arch\n", __func__);
66
67 arch_iommu = NULL;
68}
69EXPORT_SYMBOL_GPL(uninstall_iommu_arch);
70
71/**
72 * iommu_save_ctx - Save registers for pm off-mode support
73 * @obj: target iommu
74 **/
75void iommu_save_ctx(struct iommu *obj)
76{
77 arch_iommu->save_ctx(obj);
78}
79EXPORT_SYMBOL_GPL(iommu_save_ctx);
80
81/**
82 * iommu_restore_ctx - Restore registers for pm off-mode support
83 * @obj: target iommu
84 **/
85void iommu_restore_ctx(struct iommu *obj)
86{
87 arch_iommu->restore_ctx(obj);
88}
89EXPORT_SYMBOL_GPL(iommu_restore_ctx);
90
91/**
92 * iommu_arch_version - Return running iommu arch version
93 **/
94u32 iommu_arch_version(void)
95{
96 return arch_iommu->version;
97}
98EXPORT_SYMBOL_GPL(iommu_arch_version);
99
100static int iommu_enable(struct iommu *obj)
101{
102 int err;
103
104 if (!obj)
105 return -EINVAL;
106
107 clk_enable(obj->clk);
108
109 err = arch_iommu->enable(obj);
110
111 clk_disable(obj->clk);
112 return err;
113}
114
115static void iommu_disable(struct iommu *obj)
116{
117 if (!obj)
118 return;
119
120 clk_enable(obj->clk);
121
122 arch_iommu->disable(obj);
123
124 clk_disable(obj->clk);
125}
126
127/*
128 * TLB operations
129 */
130void iotlb_cr_to_e(struct cr_regs *cr, struct iotlb_entry *e)
131{
132 BUG_ON(!cr || !e);
133
134 arch_iommu->cr_to_e(cr, e);
135}
136EXPORT_SYMBOL_GPL(iotlb_cr_to_e);
137
138static inline int iotlb_cr_valid(struct cr_regs *cr)
139{
140 if (!cr)
141 return -EINVAL;
142
143 return arch_iommu->cr_valid(cr);
144}
145
146static inline struct cr_regs *iotlb_alloc_cr(struct iommu *obj,
147 struct iotlb_entry *e)
148{
149 if (!e)
150 return NULL;
151
152 return arch_iommu->alloc_cr(obj, e);
153}
154
155u32 iotlb_cr_to_virt(struct cr_regs *cr)
156{
157 return arch_iommu->cr_to_virt(cr);
158}
159EXPORT_SYMBOL_GPL(iotlb_cr_to_virt);
160
161static u32 get_iopte_attr(struct iotlb_entry *e)
162{
163 return arch_iommu->get_pte_attr(e);
164}
165
166static u32 iommu_report_fault(struct iommu *obj, u32 *da)
167{
168 return arch_iommu->fault_isr(obj, da);
169}
170
171static void iotlb_lock_get(struct iommu *obj, struct iotlb_lock *l)
172{
173 u32 val;
174
175 val = iommu_read_reg(obj, MMU_LOCK);
176
177 l->base = MMU_LOCK_BASE(val);
178 l->vict = MMU_LOCK_VICT(val);
179
Hiroshi DOYUa9dcad52009-01-26 15:13:40 +0200180}
181
182static void iotlb_lock_set(struct iommu *obj, struct iotlb_lock *l)
183{
184 u32 val;
185
Hiroshi DOYUa9dcad52009-01-26 15:13:40 +0200186 val = (l->base << MMU_LOCK_BASE_SHIFT);
187 val |= (l->vict << MMU_LOCK_VICT_SHIFT);
188
189 iommu_write_reg(obj, val, MMU_LOCK);
190}
191
192static void iotlb_read_cr(struct iommu *obj, struct cr_regs *cr)
193{
194 arch_iommu->tlb_read_cr(obj, cr);
195}
196
197static void iotlb_load_cr(struct iommu *obj, struct cr_regs *cr)
198{
199 arch_iommu->tlb_load_cr(obj, cr);
200
201 iommu_write_reg(obj, 1, MMU_FLUSH_ENTRY);
202 iommu_write_reg(obj, 1, MMU_LD_TLB);
203}
204
205/**
206 * iotlb_dump_cr - Dump an iommu tlb entry into buf
207 * @obj: target iommu
208 * @cr: contents of cam and ram register
209 * @buf: output buffer
210 **/
211static inline ssize_t iotlb_dump_cr(struct iommu *obj, struct cr_regs *cr,
212 char *buf)
213{
214 BUG_ON(!cr || !buf);
215
216 return arch_iommu->dump_cr(obj, cr, buf);
217}
218
Hiroshi DOYU37c28362010-04-27 05:37:12 +0000219/* only used in iotlb iteration for-loop */
220static struct cr_regs __iotlb_read_cr(struct iommu *obj, int n)
221{
222 struct cr_regs cr;
223 struct iotlb_lock l;
224
225 iotlb_lock_get(obj, &l);
226 l.vict = n;
227 iotlb_lock_set(obj, &l);
228 iotlb_read_cr(obj, &cr);
229
230 return cr;
231}
232
Hiroshi DOYUa9dcad52009-01-26 15:13:40 +0200233/**
234 * load_iotlb_entry - Set an iommu tlb entry
235 * @obj: target iommu
236 * @e: an iommu tlb entry info
237 **/
238int load_iotlb_entry(struct iommu *obj, struct iotlb_entry *e)
239{
Hiroshi DOYUa9dcad52009-01-26 15:13:40 +0200240 int err = 0;
241 struct iotlb_lock l;
242 struct cr_regs *cr;
243
244 if (!obj || !obj->nr_tlb_entries || !e)
245 return -EINVAL;
246
247 clk_enable(obj->clk);
248
Kanigeri, Haribe6d8022010-04-22 23:26:11 +0000249 iotlb_lock_get(obj, &l);
250 if (l.base == obj->nr_tlb_entries) {
251 dev_warn(obj->dev, "%s: preserve entries full\n", __func__);
Hiroshi DOYUa9dcad52009-01-26 15:13:40 +0200252 err = -EBUSY;
253 goto out;
254 }
Kanigeri, Haribe6d8022010-04-22 23:26:11 +0000255 if (!e->prsvd) {
Hiroshi DOYU37c28362010-04-27 05:37:12 +0000256 int i;
257 struct cr_regs tmp;
Kanigeri, Haribe6d8022010-04-22 23:26:11 +0000258
Hiroshi DOYU37c28362010-04-27 05:37:12 +0000259 for_each_iotlb_cr(obj, obj->nr_tlb_entries, i, tmp)
Kanigeri, Haribe6d8022010-04-22 23:26:11 +0000260 if (!iotlb_cr_valid(&tmp))
261 break;
Hiroshi DOYU37c28362010-04-27 05:37:12 +0000262
Kanigeri, Haribe6d8022010-04-22 23:26:11 +0000263 if (i == obj->nr_tlb_entries) {
264 dev_dbg(obj->dev, "%s: full: no entry\n", __func__);
265 err = -EBUSY;
266 goto out;
267 }
Hiroshi DOYU37c28362010-04-27 05:37:12 +0000268
269 iotlb_lock_get(obj, &l);
Kanigeri, Haribe6d8022010-04-22 23:26:11 +0000270 } else {
271 l.vict = l.base;
272 iotlb_lock_set(obj, &l);
273 }
Hiroshi DOYUa9dcad52009-01-26 15:13:40 +0200274
275 cr = iotlb_alloc_cr(obj, e);
276 if (IS_ERR(cr)) {
277 clk_disable(obj->clk);
278 return PTR_ERR(cr);
279 }
280
281 iotlb_load_cr(obj, cr);
282 kfree(cr);
283
Kanigeri, Haribe6d8022010-04-22 23:26:11 +0000284 if (e->prsvd)
285 l.base++;
Hiroshi DOYUa9dcad52009-01-26 15:13:40 +0200286 /* increment victim for next tlb load */
287 if (++l.vict == obj->nr_tlb_entries)
Kanigeri, Haribe6d8022010-04-22 23:26:11 +0000288 l.vict = l.base;
Hiroshi DOYUa9dcad52009-01-26 15:13:40 +0200289 iotlb_lock_set(obj, &l);
290out:
291 clk_disable(obj->clk);
292 return err;
293}
294EXPORT_SYMBOL_GPL(load_iotlb_entry);
295
296/**
297 * flush_iotlb_page - Clear an iommu tlb entry
298 * @obj: target iommu
299 * @da: iommu device virtual address
300 *
301 * Clear an iommu tlb entry which includes 'da' address.
302 **/
303void flush_iotlb_page(struct iommu *obj, u32 da)
304{
Hiroshi DOYUa9dcad52009-01-26 15:13:40 +0200305 int i;
Hiroshi DOYU37c28362010-04-27 05:37:12 +0000306 struct cr_regs cr;
Hiroshi DOYUa9dcad52009-01-26 15:13:40 +0200307
308 clk_enable(obj->clk);
309
Hiroshi DOYU37c28362010-04-27 05:37:12 +0000310 for_each_iotlb_cr(obj, obj->nr_tlb_entries, i, cr) {
Hiroshi DOYUa9dcad52009-01-26 15:13:40 +0200311 u32 start;
312 size_t bytes;
313
Hiroshi DOYUa9dcad52009-01-26 15:13:40 +0200314 if (!iotlb_cr_valid(&cr))
315 continue;
316
317 start = iotlb_cr_to_virt(&cr);
318 bytes = iopgsz_to_bytes(cr.cam & 3);
319
320 if ((start <= da) && (da < start + bytes)) {
321 dev_dbg(obj->dev, "%s: %08x<=%08x(%x)\n",
322 __func__, start, da, bytes);
Hiroshi DOYUa9dcad52009-01-26 15:13:40 +0200323 iommu_write_reg(obj, 1, MMU_FLUSH_ENTRY);
324 }
325 }
326 clk_disable(obj->clk);
327
328 if (i == obj->nr_tlb_entries)
329 dev_dbg(obj->dev, "%s: no page for %08x\n", __func__, da);
330}
331EXPORT_SYMBOL_GPL(flush_iotlb_page);
332
333/**
334 * flush_iotlb_range - Clear an iommu tlb entries
335 * @obj: target iommu
336 * @start: iommu device virtual address(start)
337 * @end: iommu device virtual address(end)
338 *
339 * Clear an iommu tlb entry which includes 'da' address.
340 **/
341void flush_iotlb_range(struct iommu *obj, u32 start, u32 end)
342{
343 u32 da = start;
344
345 while (da < end) {
346 flush_iotlb_page(obj, da);
347 /* FIXME: Optimize for multiple page size */
348 da += IOPTE_SIZE;
349 }
350}
351EXPORT_SYMBOL_GPL(flush_iotlb_range);
352
353/**
354 * flush_iotlb_all - Clear all iommu tlb entries
355 * @obj: target iommu
356 **/
357void flush_iotlb_all(struct iommu *obj)
358{
359 struct iotlb_lock l;
360
361 clk_enable(obj->clk);
362
363 l.base = 0;
364 l.vict = 0;
365 iotlb_lock_set(obj, &l);
366
367 iommu_write_reg(obj, 1, MMU_GFLUSH);
368
369 clk_disable(obj->clk);
370}
371EXPORT_SYMBOL_GPL(flush_iotlb_all);
372
373#if defined(CONFIG_OMAP_IOMMU_DEBUG_MODULE)
374
Hiroshi DOYU14e0e672009-08-28 10:54:41 -0700375ssize_t iommu_dump_ctx(struct iommu *obj, char *buf, ssize_t bytes)
Hiroshi DOYUa9dcad52009-01-26 15:13:40 +0200376{
Hiroshi DOYUa9dcad52009-01-26 15:13:40 +0200377 if (!obj || !buf)
378 return -EINVAL;
379
380 clk_enable(obj->clk);
381
Hiroshi DOYU14e0e672009-08-28 10:54:41 -0700382 bytes = arch_iommu->dump_ctx(obj, buf, bytes);
Hiroshi DOYUa9dcad52009-01-26 15:13:40 +0200383
384 clk_disable(obj->clk);
385
386 return bytes;
387}
388EXPORT_SYMBOL_GPL(iommu_dump_ctx);
389
Hiroshi DOYU14e0e672009-08-28 10:54:41 -0700390static int __dump_tlb_entries(struct iommu *obj, struct cr_regs *crs, int num)
Hiroshi DOYUa9dcad52009-01-26 15:13:40 +0200391{
392 int i;
Hiroshi DOYU37c28362010-04-27 05:37:12 +0000393 struct iotlb_lock saved;
394 struct cr_regs tmp;
Hiroshi DOYUa9dcad52009-01-26 15:13:40 +0200395 struct cr_regs *p = crs;
396
397 clk_enable(obj->clk);
Hiroshi DOYUa9dcad52009-01-26 15:13:40 +0200398 iotlb_lock_get(obj, &saved);
Hiroshi DOYUa9dcad52009-01-26 15:13:40 +0200399
Hiroshi DOYU37c28362010-04-27 05:37:12 +0000400 for_each_iotlb_cr(obj, num, i, tmp) {
Hiroshi DOYUa9dcad52009-01-26 15:13:40 +0200401 if (!iotlb_cr_valid(&tmp))
402 continue;
Hiroshi DOYUa9dcad52009-01-26 15:13:40 +0200403 *p++ = tmp;
404 }
Hiroshi DOYU37c28362010-04-27 05:37:12 +0000405
Hiroshi DOYUa9dcad52009-01-26 15:13:40 +0200406 iotlb_lock_set(obj, &saved);
407 clk_disable(obj->clk);
408
409 return p - crs;
410}
411
412/**
413 * dump_tlb_entries - dump cr arrays to given buffer
414 * @obj: target iommu
415 * @buf: output buffer
416 **/
Hiroshi DOYU14e0e672009-08-28 10:54:41 -0700417size_t dump_tlb_entries(struct iommu *obj, char *buf, ssize_t bytes)
Hiroshi DOYUa9dcad52009-01-26 15:13:40 +0200418{
Hiroshi DOYU14e0e672009-08-28 10:54:41 -0700419 int i, num;
Hiroshi DOYUa9dcad52009-01-26 15:13:40 +0200420 struct cr_regs *cr;
421 char *p = buf;
422
Hiroshi DOYU14e0e672009-08-28 10:54:41 -0700423 num = bytes / sizeof(*cr);
424 num = min(obj->nr_tlb_entries, num);
425
426 cr = kcalloc(num, sizeof(*cr), GFP_KERNEL);
Hiroshi DOYUa9dcad52009-01-26 15:13:40 +0200427 if (!cr)
428 return 0;
429
Hiroshi DOYU14e0e672009-08-28 10:54:41 -0700430 num = __dump_tlb_entries(obj, cr, num);
431 for (i = 0; i < num; i++)
Hiroshi DOYUa9dcad52009-01-26 15:13:40 +0200432 p += iotlb_dump_cr(obj, cr + i, p);
433 kfree(cr);
434
435 return p - buf;
436}
437EXPORT_SYMBOL_GPL(dump_tlb_entries);
438
439int foreach_iommu_device(void *data, int (*fn)(struct device *, void *))
440{
441 return driver_for_each_device(&omap_iommu_driver.driver,
442 NULL, data, fn);
443}
444EXPORT_SYMBOL_GPL(foreach_iommu_device);
445
446#endif /* CONFIG_OMAP_IOMMU_DEBUG_MODULE */
447
448/*
449 * H/W pagetable operations
450 */
451static void flush_iopgd_range(u32 *first, u32 *last)
452{
453 /* FIXME: L2 cache should be taken care of if it exists */
454 do {
455 asm("mcr p15, 0, %0, c7, c10, 1 @ flush_pgd"
456 : : "r" (first));
457 first += L1_CACHE_BYTES / sizeof(*first);
458 } while (first <= last);
459}
460
461static void flush_iopte_range(u32 *first, u32 *last)
462{
463 /* FIXME: L2 cache should be taken care of if it exists */
464 do {
465 asm("mcr p15, 0, %0, c7, c10, 1 @ flush_pte"
466 : : "r" (first));
467 first += L1_CACHE_BYTES / sizeof(*first);
468 } while (first <= last);
469}
470
471static void iopte_free(u32 *iopte)
472{
473 /* Note: freed iopte's must be clean ready for re-use */
474 kmem_cache_free(iopte_cachep, iopte);
475}
476
477static u32 *iopte_alloc(struct iommu *obj, u32 *iopgd, u32 da)
478{
479 u32 *iopte;
480
481 /* a table has already existed */
482 if (*iopgd)
483 goto pte_ready;
484
485 /*
486 * do the allocation outside the page table lock
487 */
488 spin_unlock(&obj->page_table_lock);
489 iopte = kmem_cache_zalloc(iopte_cachep, GFP_KERNEL);
490 spin_lock(&obj->page_table_lock);
491
492 if (!*iopgd) {
493 if (!iopte)
494 return ERR_PTR(-ENOMEM);
495
496 *iopgd = virt_to_phys(iopte) | IOPGD_TABLE;
497 flush_iopgd_range(iopgd, iopgd);
498
499 dev_vdbg(obj->dev, "%s: a new pte:%p\n", __func__, iopte);
500 } else {
501 /* We raced, free the reduniovant table */
502 iopte_free(iopte);
503 }
504
505pte_ready:
506 iopte = iopte_offset(iopgd, da);
507
508 dev_vdbg(obj->dev,
509 "%s: da:%08x pgd:%p *pgd:%08x pte:%p *pte:%08x\n",
510 __func__, da, iopgd, *iopgd, iopte, *iopte);
511
512 return iopte;
513}
514
515static int iopgd_alloc_section(struct iommu *obj, u32 da, u32 pa, u32 prot)
516{
517 u32 *iopgd = iopgd_offset(obj, da);
518
519 *iopgd = (pa & IOSECTION_MASK) | prot | IOPGD_SECTION;
520 flush_iopgd_range(iopgd, iopgd);
521 return 0;
522}
523
524static int iopgd_alloc_super(struct iommu *obj, u32 da, u32 pa, u32 prot)
525{
526 u32 *iopgd = iopgd_offset(obj, da);
527 int i;
528
529 for (i = 0; i < 16; i++)
530 *(iopgd + i) = (pa & IOSUPER_MASK) | prot | IOPGD_SUPER;
531 flush_iopgd_range(iopgd, iopgd + 15);
532 return 0;
533}
534
535static int iopte_alloc_page(struct iommu *obj, u32 da, u32 pa, u32 prot)
536{
537 u32 *iopgd = iopgd_offset(obj, da);
538 u32 *iopte = iopte_alloc(obj, iopgd, da);
539
540 if (IS_ERR(iopte))
541 return PTR_ERR(iopte);
542
543 *iopte = (pa & IOPAGE_MASK) | prot | IOPTE_SMALL;
544 flush_iopte_range(iopte, iopte);
545
546 dev_vdbg(obj->dev, "%s: da:%08x pa:%08x pte:%p *pte:%08x\n",
547 __func__, da, pa, iopte, *iopte);
548
549 return 0;
550}
551
552static int iopte_alloc_large(struct iommu *obj, u32 da, u32 pa, u32 prot)
553{
554 u32 *iopgd = iopgd_offset(obj, da);
555 u32 *iopte = iopte_alloc(obj, iopgd, da);
556 int i;
557
558 if (IS_ERR(iopte))
559 return PTR_ERR(iopte);
560
561 for (i = 0; i < 16; i++)
562 *(iopte + i) = (pa & IOLARGE_MASK) | prot | IOPTE_LARGE;
563 flush_iopte_range(iopte, iopte + 15);
564 return 0;
565}
566
567static int iopgtable_store_entry_core(struct iommu *obj, struct iotlb_entry *e)
568{
569 int (*fn)(struct iommu *, u32, u32, u32);
570 u32 prot;
571 int err;
572
573 if (!obj || !e)
574 return -EINVAL;
575
576 switch (e->pgsz) {
577 case MMU_CAM_PGSZ_16M:
578 fn = iopgd_alloc_super;
579 break;
580 case MMU_CAM_PGSZ_1M:
581 fn = iopgd_alloc_section;
582 break;
583 case MMU_CAM_PGSZ_64K:
584 fn = iopte_alloc_large;
585 break;
586 case MMU_CAM_PGSZ_4K:
587 fn = iopte_alloc_page;
588 break;
589 default:
590 fn = NULL;
591 BUG();
592 break;
593 }
594
595 prot = get_iopte_attr(e);
596
597 spin_lock(&obj->page_table_lock);
598 err = fn(obj, e->da, e->pa, prot);
599 spin_unlock(&obj->page_table_lock);
600
601 return err;
602}
603
604/**
605 * iopgtable_store_entry - Make an iommu pte entry
606 * @obj: target iommu
607 * @e: an iommu tlb entry info
608 **/
609int iopgtable_store_entry(struct iommu *obj, struct iotlb_entry *e)
610{
611 int err;
612
613 flush_iotlb_page(obj, e->da);
614 err = iopgtable_store_entry_core(obj, e);
615#ifdef PREFETCH_IOTLB
616 if (!err)
617 load_iotlb_entry(obj, e);
618#endif
619 return err;
620}
621EXPORT_SYMBOL_GPL(iopgtable_store_entry);
622
623/**
624 * iopgtable_lookup_entry - Lookup an iommu pte entry
625 * @obj: target iommu
626 * @da: iommu device virtual address
627 * @ppgd: iommu pgd entry pointer to be returned
628 * @ppte: iommu pte entry pointer to be returned
629 **/
630void iopgtable_lookup_entry(struct iommu *obj, u32 da, u32 **ppgd, u32 **ppte)
631{
632 u32 *iopgd, *iopte = NULL;
633
634 iopgd = iopgd_offset(obj, da);
635 if (!*iopgd)
636 goto out;
637
638 if (*iopgd & IOPGD_TABLE)
639 iopte = iopte_offset(iopgd, da);
640out:
641 *ppgd = iopgd;
642 *ppte = iopte;
643}
644EXPORT_SYMBOL_GPL(iopgtable_lookup_entry);
645
646static size_t iopgtable_clear_entry_core(struct iommu *obj, u32 da)
647{
648 size_t bytes;
649 u32 *iopgd = iopgd_offset(obj, da);
650 int nent = 1;
651
652 if (!*iopgd)
653 return 0;
654
655 if (*iopgd & IOPGD_TABLE) {
656 int i;
657 u32 *iopte = iopte_offset(iopgd, da);
658
659 bytes = IOPTE_SIZE;
660 if (*iopte & IOPTE_LARGE) {
661 nent *= 16;
662 /* rewind to the 1st entry */
Hiroshi DOYUc127c7d2010-02-15 10:03:32 -0800663 iopte = iopte_offset(iopgd, (da & IOLARGE_MASK));
Hiroshi DOYUa9dcad52009-01-26 15:13:40 +0200664 }
665 bytes *= nent;
666 memset(iopte, 0, nent * sizeof(*iopte));
667 flush_iopte_range(iopte, iopte + (nent - 1) * sizeof(*iopte));
668
669 /*
670 * do table walk to check if this table is necessary or not
671 */
672 iopte = iopte_offset(iopgd, 0);
673 for (i = 0; i < PTRS_PER_IOPTE; i++)
674 if (iopte[i])
675 goto out;
676
677 iopte_free(iopte);
678 nent = 1; /* for the next L1 entry */
679 } else {
680 bytes = IOPGD_SIZE;
Hiroshi DOYUdcc730d2009-10-22 14:46:32 -0700681 if ((*iopgd & IOPGD_SUPER) == IOPGD_SUPER) {
Hiroshi DOYUa9dcad52009-01-26 15:13:40 +0200682 nent *= 16;
683 /* rewind to the 1st entry */
Hiroshi DOYU8d33ea52010-02-15 10:03:32 -0800684 iopgd = iopgd_offset(obj, (da & IOSUPER_MASK));
Hiroshi DOYUa9dcad52009-01-26 15:13:40 +0200685 }
686 bytes *= nent;
687 }
688 memset(iopgd, 0, nent * sizeof(*iopgd));
689 flush_iopgd_range(iopgd, iopgd + (nent - 1) * sizeof(*iopgd));
690out:
691 return bytes;
692}
693
694/**
695 * iopgtable_clear_entry - Remove an iommu pte entry
696 * @obj: target iommu
697 * @da: iommu device virtual address
698 **/
699size_t iopgtable_clear_entry(struct iommu *obj, u32 da)
700{
701 size_t bytes;
702
703 spin_lock(&obj->page_table_lock);
704
705 bytes = iopgtable_clear_entry_core(obj, da);
706 flush_iotlb_page(obj, da);
707
708 spin_unlock(&obj->page_table_lock);
709
710 return bytes;
711}
712EXPORT_SYMBOL_GPL(iopgtable_clear_entry);
713
714static void iopgtable_clear_entry_all(struct iommu *obj)
715{
716 int i;
717
718 spin_lock(&obj->page_table_lock);
719
720 for (i = 0; i < PTRS_PER_IOPGD; i++) {
721 u32 da;
722 u32 *iopgd;
723
724 da = i << IOPGD_SHIFT;
725 iopgd = iopgd_offset(obj, da);
726
727 if (!*iopgd)
728 continue;
729
730 if (*iopgd & IOPGD_TABLE)
731 iopte_free(iopte_offset(iopgd, 0));
732
733 *iopgd = 0;
734 flush_iopgd_range(iopgd, iopgd);
735 }
736
737 flush_iotlb_all(obj);
738
739 spin_unlock(&obj->page_table_lock);
740}
741
742/*
743 * Device IOMMU generic operations
744 */
745static irqreturn_t iommu_fault_handler(int irq, void *data)
746{
747 u32 stat, da;
748 u32 *iopgd, *iopte;
749 int err = -EIO;
750 struct iommu *obj = data;
751
752 if (!obj->refcount)
753 return IRQ_NONE;
754
755 /* Dynamic loading TLB or PTE */
756 if (obj->isr)
757 err = obj->isr(obj);
758
759 if (!err)
760 return IRQ_HANDLED;
761
762 clk_enable(obj->clk);
763 stat = iommu_report_fault(obj, &da);
764 clk_disable(obj->clk);
765 if (!stat)
766 return IRQ_HANDLED;
767
768 iopgd = iopgd_offset(obj, da);
769
770 if (!(*iopgd & IOPGD_TABLE)) {
771 dev_err(obj->dev, "%s: da:%08x pgd:%p *pgd:%08x\n", __func__,
772 da, iopgd, *iopgd);
773 return IRQ_NONE;
774 }
775
776 iopte = iopte_offset(iopgd, da);
777
778 dev_err(obj->dev, "%s: da:%08x pgd:%p *pgd:%08x pte:%p *pte:%08x\n",
779 __func__, da, iopgd, *iopgd, iopte, *iopte);
780
781 return IRQ_NONE;
782}
783
784static int device_match_by_alias(struct device *dev, void *data)
785{
786 struct iommu *obj = to_iommu(dev);
787 const char *name = data;
788
789 pr_debug("%s: %s %s\n", __func__, obj->name, name);
790
791 return strcmp(obj->name, name) == 0;
792}
793
794/**
795 * iommu_get - Get iommu handler
796 * @name: target iommu name
797 **/
798struct iommu *iommu_get(const char *name)
799{
800 int err = -ENOMEM;
801 struct device *dev;
802 struct iommu *obj;
803
804 dev = driver_find_device(&omap_iommu_driver.driver, NULL, (void *)name,
805 device_match_by_alias);
806 if (!dev)
807 return ERR_PTR(-ENODEV);
808
809 obj = to_iommu(dev);
810
811 mutex_lock(&obj->iommu_lock);
812
813 if (obj->refcount++ == 0) {
814 err = iommu_enable(obj);
815 if (err)
816 goto err_enable;
817 flush_iotlb_all(obj);
818 }
819
820 if (!try_module_get(obj->owner))
821 goto err_module;
822
823 mutex_unlock(&obj->iommu_lock);
824
825 dev_dbg(obj->dev, "%s: %s\n", __func__, obj->name);
826 return obj;
827
828err_module:
829 if (obj->refcount == 1)
830 iommu_disable(obj);
831err_enable:
832 obj->refcount--;
833 mutex_unlock(&obj->iommu_lock);
834 return ERR_PTR(err);
835}
836EXPORT_SYMBOL_GPL(iommu_get);
837
838/**
839 * iommu_put - Put back iommu handler
840 * @obj: target iommu
841 **/
842void iommu_put(struct iommu *obj)
843{
Roel Kluinacf9d462010-01-08 10:29:05 -0800844 if (!obj || IS_ERR(obj))
Hiroshi DOYUa9dcad52009-01-26 15:13:40 +0200845 return;
846
847 mutex_lock(&obj->iommu_lock);
848
849 if (--obj->refcount == 0)
850 iommu_disable(obj);
851
852 module_put(obj->owner);
853
854 mutex_unlock(&obj->iommu_lock);
855
856 dev_dbg(obj->dev, "%s: %s\n", __func__, obj->name);
857}
858EXPORT_SYMBOL_GPL(iommu_put);
859
860/*
861 * OMAP Device MMU(IOMMU) detection
862 */
863static int __devinit omap_iommu_probe(struct platform_device *pdev)
864{
865 int err = -ENODEV;
866 void *p;
867 int irq;
868 struct iommu *obj;
869 struct resource *res;
870 struct iommu_platform_data *pdata = pdev->dev.platform_data;
871
872 if (pdev->num_resources != 2)
873 return -EINVAL;
874
875 obj = kzalloc(sizeof(*obj) + MMU_REG_SIZE, GFP_KERNEL);
876 if (!obj)
877 return -ENOMEM;
878
879 obj->clk = clk_get(&pdev->dev, pdata->clk_name);
880 if (IS_ERR(obj->clk))
881 goto err_clk;
882
883 obj->nr_tlb_entries = pdata->nr_tlb_entries;
884 obj->name = pdata->name;
885 obj->dev = &pdev->dev;
886 obj->ctx = (void *)obj + sizeof(*obj);
887
888 mutex_init(&obj->iommu_lock);
889 mutex_init(&obj->mmap_lock);
890 spin_lock_init(&obj->page_table_lock);
891 INIT_LIST_HEAD(&obj->mmap);
892
893 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
894 if (!res) {
895 err = -ENODEV;
896 goto err_mem;
897 }
898 obj->regbase = ioremap(res->start, resource_size(res));
899 if (!obj->regbase) {
900 err = -ENOMEM;
901 goto err_mem;
902 }
903
904 res = request_mem_region(res->start, resource_size(res),
905 dev_name(&pdev->dev));
906 if (!res) {
907 err = -EIO;
908 goto err_mem;
909 }
910
911 irq = platform_get_irq(pdev, 0);
912 if (irq < 0) {
913 err = -ENODEV;
914 goto err_irq;
915 }
916 err = request_irq(irq, iommu_fault_handler, IRQF_SHARED,
917 dev_name(&pdev->dev), obj);
918 if (err < 0)
919 goto err_irq;
920 platform_set_drvdata(pdev, obj);
921
922 p = (void *)__get_free_pages(GFP_KERNEL, get_order(IOPGD_TABLE_SIZE));
923 if (!p) {
924 err = -ENOMEM;
925 goto err_pgd;
926 }
927 memset(p, 0, IOPGD_TABLE_SIZE);
928 clean_dcache_area(p, IOPGD_TABLE_SIZE);
929 obj->iopgd = p;
930
931 BUG_ON(!IS_ALIGNED((unsigned long)obj->iopgd, IOPGD_TABLE_SIZE));
932
933 dev_info(&pdev->dev, "%s registered\n", obj->name);
934 return 0;
935
936err_pgd:
937 free_irq(irq, obj);
938err_irq:
939 release_mem_region(res->start, resource_size(res));
940 iounmap(obj->regbase);
941err_mem:
942 clk_put(obj->clk);
943err_clk:
944 kfree(obj);
945 return err;
946}
947
948static int __devexit omap_iommu_remove(struct platform_device *pdev)
949{
950 int irq;
951 struct resource *res;
952 struct iommu *obj = platform_get_drvdata(pdev);
953
954 platform_set_drvdata(pdev, NULL);
955
956 iopgtable_clear_entry_all(obj);
957 free_pages((unsigned long)obj->iopgd, get_order(IOPGD_TABLE_SIZE));
958
959 irq = platform_get_irq(pdev, 0);
960 free_irq(irq, obj);
961 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
962 release_mem_region(res->start, resource_size(res));
963 iounmap(obj->regbase);
964
965 clk_put(obj->clk);
966 dev_info(&pdev->dev, "%s removed\n", obj->name);
967 kfree(obj);
968 return 0;
969}
970
971static struct platform_driver omap_iommu_driver = {
972 .probe = omap_iommu_probe,
973 .remove = __devexit_p(omap_iommu_remove),
974 .driver = {
975 .name = "omap-iommu",
976 },
977};
978
979static void iopte_cachep_ctor(void *iopte)
980{
981 clean_dcache_area(iopte, IOPTE_TABLE_SIZE);
982}
983
984static int __init omap_iommu_init(void)
985{
986 struct kmem_cache *p;
987 const unsigned long flags = SLAB_HWCACHE_ALIGN;
988 size_t align = 1 << 10; /* L2 pagetable alignement */
989
990 p = kmem_cache_create("iopte_cache", IOPTE_TABLE_SIZE, align, flags,
991 iopte_cachep_ctor);
992 if (!p)
993 return -ENOMEM;
994 iopte_cachep = p;
995
996 return platform_driver_register(&omap_iommu_driver);
997}
998module_init(omap_iommu_init);
999
1000static void __exit omap_iommu_exit(void)
1001{
1002 kmem_cache_destroy(iopte_cachep);
1003
1004 platform_driver_unregister(&omap_iommu_driver);
1005}
1006module_exit(omap_iommu_exit);
1007
1008MODULE_DESCRIPTION("omap iommu: tlb and pagetable primitives");
1009MODULE_ALIAS("platform:omap-iommu");
1010MODULE_AUTHOR("Hiroshi DOYU, Paul Mundt and Toshihiro Kobayashi");
1011MODULE_LICENSE("GPL v2");