blob: de5ad9c35dc6a2786e94bf2daaa57ddf95b5e094 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Sergei Shtylyovfdb0d722007-05-05 22:03:51 +02002 * linux/drivers/ide/pci/hpt366.c Version 1.03 May 4, 2007
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 *
4 * Copyright (C) 1999-2003 Andre Hedrick <andre@linux-ide.org>
5 * Portions Copyright (C) 2001 Sun Microsystems, Inc.
6 * Portions Copyright (C) 2003 Red Hat Inc
Sergei Shtylyov38b66f82007-04-20 22:16:58 +02007 * Portions Copyright (C) 2005-2007 MontaVista Software, Inc.
Linus Torvalds1da177e2005-04-16 15:20:36 -07008 *
9 * Thanks to HighPoint Technologies for their assistance, and hardware.
10 * Special Thanks to Jon Burchmore in SanDiego for the deep pockets, his
11 * donation of an ABit BP6 mainboard, processor, and memory acellerated
12 * development and support.
13 *
Alan Coxb39b01f2005-06-27 15:24:27 -070014 *
Sergei Shtylyov836c0062006-12-13 00:35:47 -080015 * HighPoint has its own drivers (open source except for the RAID part)
16 * available from http://www.highpoint-tech.com/BIOS%20+%20Driver/.
17 * This may be useful to anyone wanting to work on this driver, however do not
18 * trust them too much since the code tends to become less and less meaningful
19 * as the time passes... :-/
Alan Coxb39b01f2005-06-27 15:24:27 -070020 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070021 * Note that final HPT370 support was done by force extraction of GPL.
22 *
23 * - add function for getting/setting power status of drive
24 * - the HPT370's state machine can get confused. reset it before each dma
25 * xfer to prevent that from happening.
26 * - reset state engine whenever we get an error.
27 * - check for busmaster state at end of dma.
28 * - use new highpoint timings.
29 * - detect bus speed using highpoint register.
30 * - use pll if we don't have a clock table. added a 66MHz table that's
31 * just 2x the 33MHz table.
32 * - removed turnaround. NOTE: we never want to switch between pll and
33 * pci clocks as the chip can glitch in those cases. the highpoint
34 * approved workaround slows everything down too much to be useful. in
35 * addition, we would have to serialize access to each chip.
36 * Adrian Sun <a.sun@sun.com>
37 *
38 * add drive timings for 66MHz PCI bus,
39 * fix ATA Cable signal detection, fix incorrect /proc info
40 * add /proc display for per-drive PIO/DMA/UDMA mode and
41 * per-channel ATA-33/66 Cable detect.
42 * Duncan Laurie <void@sun.com>
43 *
44 * fixup /proc output for multiple controllers
45 * Tim Hockin <thockin@sun.com>
46 *
47 * On hpt366:
48 * Reset the hpt366 on error, reset on dma
49 * Fix disabling Fast Interrupt hpt366.
50 * Mike Waychison <crlf@sun.com>
51 *
52 * Added support for 372N clocking and clock switching. The 372N needs
53 * different clocks on read/write. This requires overloading rw_disk and
54 * other deeply crazy things. Thanks to <http://www.hoerstreich.de> for
55 * keeping me sane.
56 * Alan Cox <alan@redhat.com>
57 *
Sergei Shtylyov836c0062006-12-13 00:35:47 -080058 * - fix the clock turnaround code: it was writing to the wrong ports when
59 * called for the secondary channel, caching the current clock mode per-
60 * channel caused the cached register value to get out of sync with the
61 * actual one, the channels weren't serialized, the turnaround shouldn't
62 * be done on 66 MHz PCI bus
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +010063 * - disable UltraATA/100 for HPT370 by default as the 33 MHz clock being used
64 * does not allow for this speed anyway
65 * - avoid touching disabled channels (e.g. HPT371/N are single channel chips,
66 * their primary channel is kind of virtual, it isn't tied to any pins)
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -080067 * - fix/remove bad/unused timing tables and use one set of tables for the whole
68 * HPT37x chip family; save space by introducing the separate transfer mode
69 * table in which the mode lookup is done
Sergei Shtylyov26c068d2006-12-13 00:35:52 -080070 * - use f_CNT value saved by the HighPoint BIOS as reading it directly gives
71 * the wrong PCI frequency since DPLL has already been calibrated by BIOS
Sergei Shtylyov33b18a62006-12-13 00:35:50 -080072 * - fix the hotswap code: it caused RESET- to glitch when tristating the bus,
73 * and for HPT36x the obsolete HDIO_TRISTATE_HWIF handler was called instead
Sergei Shtylyov73d1dd92006-12-13 00:35:51 -080074 * - pass to init_chipset() handlers a copy of the IDE PCI device structure as
75 * they tamper with its fields
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +010076 * - pass to the init_setup handlers a copy of the ide_pci_device_t structure
77 * since they may tamper with its fields
Sergei Shtylyov90778572007-02-07 18:17:51 +010078 * - prefix the driver startup messages with the real chip name
79 * - claim the extra 240 bytes of I/O space for all chips
Sergei Shtylyove139b0b2007-02-07 18:17:37 +010080 * - optimize the rate masking/filtering and the drive list lookup code
Sergei Shtylyovb4586712007-02-07 18:17:54 +010081 * - use pci_get_slot() to get to the function 1 of HPT36x/374
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +010082 * - cache offset of the channel's misc. control registers (MCRs) being used
83 * throughout the driver
84 * - only touch the relevant MCR when detecting the cable type on HPT374's
85 * function 1
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +010086 * - rename all the register related variables consistently
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +010087 * - move all the interrupt twiddling code from the speedproc handlers into
88 * init_hwif_hpt366(), also grouping all the DMA related code together there
89 * - merge two HPT37x speedproc handlers, fix the PIO timing register mask and
90 * separate the UltraDMA and MWDMA masks there to avoid changing PIO timings
91 * when setting an UltraDMA mode
92 * - fix hpt3xx_tune_drive() to set the PIO mode requested, not always select
93 * the best possible one
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +010094 * - clean up DMA timeout handling for HPT370
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +010095 * - switch to using the enumeration type to differ between the numerous chip
96 * variants, matching PCI device/revision ID with the chip type early, at the
97 * init_setup stage
98 * - extend the hpt_info structure to hold the DPLL and PCI clock frequencies,
99 * stop duplicating it for each channel by storing the pointer in the pci_dev
100 * structure: first, at the init_setup stage, point it to a static "template"
101 * with only the chip type and its specific base DPLL frequency, the highest
102 * supported DMA mode, and the chip settings table pointer filled, then, at
103 * the init_chipset stage, allocate per-chip instance and fill it with the
104 * rest of the necessary information
105 * - get rid of the constant thresholds in the HPT37x PCI clock detection code,
106 * switch to calculating PCI clock frequency based on the chip's base DPLL
107 * frequency
108 * - switch to using the DPLL clock and enable UltraATA/133 mode by default on
109 * anything newer than HPT370/A
Sergei Shtylyov6273d262007-02-07 18:18:20 +0100110 * - fold PCI clock detection and DPLL setup code into init_chipset_hpt366(),
111 * also fixing the interchanged 25/40 MHz PCI clock cases for HPT36x chips;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100112 * unify HPT36x/37x timing setup code and the speedproc handlers by joining
113 * the register setting lists into the table indexed by the clock selected
114 * Sergei Shtylyov, <sshtylyov@ru.mvista.com> or <source@mvista.com>
Linus Torvalds1da177e2005-04-16 15:20:36 -0700115 */
116
Linus Torvalds1da177e2005-04-16 15:20:36 -0700117#include <linux/types.h>
118#include <linux/module.h>
119#include <linux/kernel.h>
120#include <linux/delay.h>
121#include <linux/timer.h>
122#include <linux/mm.h>
123#include <linux/ioport.h>
124#include <linux/blkdev.h>
125#include <linux/hdreg.h>
126
127#include <linux/interrupt.h>
128#include <linux/pci.h>
129#include <linux/init.h>
130#include <linux/ide.h>
131
132#include <asm/uaccess.h>
133#include <asm/io.h>
134#include <asm/irq.h>
135
136/* various tuning parameters */
137#define HPT_RESET_STATE_ENGINE
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800138#undef HPT_DELAY_INTERRUPT
139#define HPT_SERIALIZE_IO 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700140
141static const char *quirk_drives[] = {
142 "QUANTUM FIREBALLlct08 08",
143 "QUANTUM FIREBALLP KA6.4",
144 "QUANTUM FIREBALLP LM20.4",
145 "QUANTUM FIREBALLP LM20.5",
146 NULL
147};
148
149static const char *bad_ata100_5[] = {
150 "IBM-DTLA-307075",
151 "IBM-DTLA-307060",
152 "IBM-DTLA-307045",
153 "IBM-DTLA-307030",
154 "IBM-DTLA-307020",
155 "IBM-DTLA-307015",
156 "IBM-DTLA-305040",
157 "IBM-DTLA-305030",
158 "IBM-DTLA-305020",
159 "IC35L010AVER07-0",
160 "IC35L020AVER07-0",
161 "IC35L030AVER07-0",
162 "IC35L040AVER07-0",
163 "IC35L060AVER07-0",
164 "WDC AC310200R",
165 NULL
166};
167
168static const char *bad_ata66_4[] = {
169 "IBM-DTLA-307075",
170 "IBM-DTLA-307060",
171 "IBM-DTLA-307045",
172 "IBM-DTLA-307030",
173 "IBM-DTLA-307020",
174 "IBM-DTLA-307015",
175 "IBM-DTLA-305040",
176 "IBM-DTLA-305030",
177 "IBM-DTLA-305020",
178 "IC35L010AVER07-0",
179 "IC35L020AVER07-0",
180 "IC35L030AVER07-0",
181 "IC35L040AVER07-0",
182 "IC35L060AVER07-0",
183 "WDC AC310200R",
184 NULL
185};
186
187static const char *bad_ata66_3[] = {
188 "WDC AC310200R",
189 NULL
190};
191
192static const char *bad_ata33[] = {
193 "Maxtor 92720U8", "Maxtor 92040U6", "Maxtor 91360U4", "Maxtor 91020U3", "Maxtor 90845U3", "Maxtor 90650U2",
194 "Maxtor 91360D8", "Maxtor 91190D7", "Maxtor 91020D6", "Maxtor 90845D5", "Maxtor 90680D4", "Maxtor 90510D3", "Maxtor 90340D2",
195 "Maxtor 91152D8", "Maxtor 91008D7", "Maxtor 90845D6", "Maxtor 90840D6", "Maxtor 90720D5", "Maxtor 90648D5", "Maxtor 90576D4",
196 "Maxtor 90510D4",
197 "Maxtor 90432D3", "Maxtor 90288D2", "Maxtor 90256D2",
198 "Maxtor 91000D8", "Maxtor 90910D8", "Maxtor 90875D7", "Maxtor 90840D7", "Maxtor 90750D6", "Maxtor 90625D5", "Maxtor 90500D4",
199 "Maxtor 91728D8", "Maxtor 91512D7", "Maxtor 91303D6", "Maxtor 91080D5", "Maxtor 90845D4", "Maxtor 90680D4", "Maxtor 90648D3", "Maxtor 90432D2",
200 NULL
201};
202
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800203static u8 xfer_speeds[] = {
204 XFER_UDMA_6,
205 XFER_UDMA_5,
206 XFER_UDMA_4,
207 XFER_UDMA_3,
208 XFER_UDMA_2,
209 XFER_UDMA_1,
210 XFER_UDMA_0,
211
212 XFER_MW_DMA_2,
213 XFER_MW_DMA_1,
214 XFER_MW_DMA_0,
215
216 XFER_PIO_4,
217 XFER_PIO_3,
218 XFER_PIO_2,
219 XFER_PIO_1,
220 XFER_PIO_0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700221};
222
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800223/* Key for bus clock timings
224 * 36x 37x
225 * bits bits
226 * 0:3 0:3 data_high_time. Inactive time of DIOW_/DIOR_ for PIO and MW DMA.
227 * cycles = value + 1
228 * 4:7 4:8 data_low_time. Active time of DIOW_/DIOR_ for PIO and MW DMA.
229 * cycles = value + 1
230 * 8:11 9:12 cmd_high_time. Inactive time of DIOW_/DIOR_ during task file
231 * register access.
232 * 12:15 13:17 cmd_low_time. Active time of DIOW_/DIOR_ during task file
233 * register access.
234 * 16:18 18:20 udma_cycle_time. Clock cycles for UDMA xfer.
235 * - 21 CLK frequency: 0=ATA clock, 1=dual ATA clock.
236 * 19:21 22:24 pre_high_time. Time to initialize the 1st cycle for PIO and
237 * MW DMA xfer.
238 * 22:24 25:27 cmd_pre_high_time. Time to initialize the 1st PIO cycle for
239 * task file register access.
240 * 28 28 UDMA enable.
241 * 29 29 DMA enable.
242 * 30 30 PIO MST enable. If set, the chip is in bus master mode during
243 * PIO xfer.
244 * 31 31 FIFO enable.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700246
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800247static u32 forty_base_hpt36x[] = {
248 /* XFER_UDMA_6 */ 0x900fd943,
249 /* XFER_UDMA_5 */ 0x900fd943,
250 /* XFER_UDMA_4 */ 0x900fd943,
251 /* XFER_UDMA_3 */ 0x900ad943,
252 /* XFER_UDMA_2 */ 0x900bd943,
253 /* XFER_UDMA_1 */ 0x9008d943,
254 /* XFER_UDMA_0 */ 0x9008d943,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800256 /* XFER_MW_DMA_2 */ 0xa008d943,
257 /* XFER_MW_DMA_1 */ 0xa010d955,
258 /* XFER_MW_DMA_0 */ 0xa010d9fc,
259
260 /* XFER_PIO_4 */ 0xc008d963,
261 /* XFER_PIO_3 */ 0xc010d974,
262 /* XFER_PIO_2 */ 0xc010d997,
263 /* XFER_PIO_1 */ 0xc010d9c7,
264 /* XFER_PIO_0 */ 0xc018d9d9
Linus Torvalds1da177e2005-04-16 15:20:36 -0700265};
266
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800267static u32 thirty_three_base_hpt36x[] = {
268 /* XFER_UDMA_6 */ 0x90c9a731,
269 /* XFER_UDMA_5 */ 0x90c9a731,
270 /* XFER_UDMA_4 */ 0x90c9a731,
271 /* XFER_UDMA_3 */ 0x90cfa731,
272 /* XFER_UDMA_2 */ 0x90caa731,
273 /* XFER_UDMA_1 */ 0x90cba731,
274 /* XFER_UDMA_0 */ 0x90c8a731,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800276 /* XFER_MW_DMA_2 */ 0xa0c8a731,
277 /* XFER_MW_DMA_1 */ 0xa0c8a732, /* 0xa0c8a733 */
278 /* XFER_MW_DMA_0 */ 0xa0c8a797,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700279
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800280 /* XFER_PIO_4 */ 0xc0c8a731,
281 /* XFER_PIO_3 */ 0xc0c8a742,
282 /* XFER_PIO_2 */ 0xc0d0a753,
283 /* XFER_PIO_1 */ 0xc0d0a7a3, /* 0xc0d0a793 */
284 /* XFER_PIO_0 */ 0xc0d0a7aa /* 0xc0d0a7a7 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700285};
286
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800287static u32 twenty_five_base_hpt36x[] = {
288 /* XFER_UDMA_6 */ 0x90c98521,
289 /* XFER_UDMA_5 */ 0x90c98521,
290 /* XFER_UDMA_4 */ 0x90c98521,
291 /* XFER_UDMA_3 */ 0x90cf8521,
292 /* XFER_UDMA_2 */ 0x90cf8521,
293 /* XFER_UDMA_1 */ 0x90cb8521,
294 /* XFER_UDMA_0 */ 0x90cb8521,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800296 /* XFER_MW_DMA_2 */ 0xa0ca8521,
297 /* XFER_MW_DMA_1 */ 0xa0ca8532,
298 /* XFER_MW_DMA_0 */ 0xa0ca8575,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800300 /* XFER_PIO_4 */ 0xc0ca8521,
301 /* XFER_PIO_3 */ 0xc0ca8532,
302 /* XFER_PIO_2 */ 0xc0ca8542,
303 /* XFER_PIO_1 */ 0xc0d08572,
304 /* XFER_PIO_0 */ 0xc0d08585
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305};
306
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800307static u32 thirty_three_base_hpt37x[] = {
308 /* XFER_UDMA_6 */ 0x12446231, /* 0x12646231 ?? */
309 /* XFER_UDMA_5 */ 0x12446231,
310 /* XFER_UDMA_4 */ 0x12446231,
311 /* XFER_UDMA_3 */ 0x126c6231,
312 /* XFER_UDMA_2 */ 0x12486231,
313 /* XFER_UDMA_1 */ 0x124c6233,
314 /* XFER_UDMA_0 */ 0x12506297,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800316 /* XFER_MW_DMA_2 */ 0x22406c31,
317 /* XFER_MW_DMA_1 */ 0x22406c33,
318 /* XFER_MW_DMA_0 */ 0x22406c97,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700319
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800320 /* XFER_PIO_4 */ 0x06414e31,
321 /* XFER_PIO_3 */ 0x06414e42,
322 /* XFER_PIO_2 */ 0x06414e53,
323 /* XFER_PIO_1 */ 0x06814e93,
324 /* XFER_PIO_0 */ 0x06814ea7
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325};
326
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800327static u32 fifty_base_hpt37x[] = {
328 /* XFER_UDMA_6 */ 0x12848242,
329 /* XFER_UDMA_5 */ 0x12848242,
330 /* XFER_UDMA_4 */ 0x12ac8242,
331 /* XFER_UDMA_3 */ 0x128c8242,
332 /* XFER_UDMA_2 */ 0x120c8242,
333 /* XFER_UDMA_1 */ 0x12148254,
334 /* XFER_UDMA_0 */ 0x121882ea,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700335
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800336 /* XFER_MW_DMA_2 */ 0x22808242,
337 /* XFER_MW_DMA_1 */ 0x22808254,
338 /* XFER_MW_DMA_0 */ 0x228082ea,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800340 /* XFER_PIO_4 */ 0x0a81f442,
341 /* XFER_PIO_3 */ 0x0a81f443,
342 /* XFER_PIO_2 */ 0x0a81f454,
343 /* XFER_PIO_1 */ 0x0ac1f465,
344 /* XFER_PIO_0 */ 0x0ac1f48a
Linus Torvalds1da177e2005-04-16 15:20:36 -0700345};
346
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800347static u32 sixty_six_base_hpt37x[] = {
348 /* XFER_UDMA_6 */ 0x1c869c62,
349 /* XFER_UDMA_5 */ 0x1cae9c62, /* 0x1c8a9c62 */
350 /* XFER_UDMA_4 */ 0x1c8a9c62,
351 /* XFER_UDMA_3 */ 0x1c8e9c62,
352 /* XFER_UDMA_2 */ 0x1c929c62,
353 /* XFER_UDMA_1 */ 0x1c9a9c62,
354 /* XFER_UDMA_0 */ 0x1c829c62,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700355
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800356 /* XFER_MW_DMA_2 */ 0x2c829c62,
357 /* XFER_MW_DMA_1 */ 0x2c829c66,
358 /* XFER_MW_DMA_0 */ 0x2c829d2e,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800360 /* XFER_PIO_4 */ 0x0c829c62,
361 /* XFER_PIO_3 */ 0x0c829c84,
362 /* XFER_PIO_2 */ 0x0c829ca6,
363 /* XFER_PIO_1 */ 0x0d029d26,
364 /* XFER_PIO_0 */ 0x0d029d5e
Linus Torvalds1da177e2005-04-16 15:20:36 -0700365};
366
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367#define HPT366_DEBUG_DRIVE_INFO 0
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100368#define HPT374_ALLOW_ATA133_6 1
369#define HPT371_ALLOW_ATA133_6 1
370#define HPT302_ALLOW_ATA133_6 1
371#define HPT372_ALLOW_ATA133_6 1
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100372#define HPT370_ALLOW_ATA100_5 0
Linus Torvalds1da177e2005-04-16 15:20:36 -0700373#define HPT366_ALLOW_ATA66_4 1
374#define HPT366_ALLOW_ATA66_3 1
375#define HPT366_MAX_DEVS 8
376
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100377/* Supported ATA clock frequencies */
378enum ata_clock {
379 ATA_CLOCK_25MHZ,
380 ATA_CLOCK_33MHZ,
381 ATA_CLOCK_40MHZ,
382 ATA_CLOCK_50MHZ,
383 ATA_CLOCK_66MHZ,
384 NUM_ATA_CLOCKS
Alan Coxb39b01f2005-06-27 15:24:27 -0700385};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386
Alan Coxb39b01f2005-06-27 15:24:27 -0700387/*
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100388 * Hold all the HighPoint chip information in one place.
Alan Coxb39b01f2005-06-27 15:24:27 -0700389 */
390
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100391struct hpt_info {
392 u8 chip_type; /* Chip type */
393 u8 max_mode; /* Speeds allowed */
394 u8 dpll_clk; /* DPLL clock in MHz */
395 u8 pci_clk; /* PCI clock in MHz */
396 u32 **settings; /* Chipset settings table */
397};
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100398
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100399/* Supported HighPoint chips */
400enum {
401 HPT36x,
402 HPT370,
403 HPT370A,
404 HPT374,
405 HPT372,
406 HPT372A,
407 HPT302,
408 HPT371,
409 HPT372N,
410 HPT302N,
411 HPT371N
412};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100414static u32 *hpt36x_settings[NUM_ATA_CLOCKS] = {
415 twenty_five_base_hpt36x,
416 thirty_three_base_hpt36x,
417 forty_base_hpt36x,
418 NULL,
419 NULL
420};
421
422static u32 *hpt37x_settings[NUM_ATA_CLOCKS] = {
423 NULL,
424 thirty_three_base_hpt37x,
425 NULL,
426 fifty_base_hpt37x,
427 sixty_six_base_hpt37x
428};
429
430static struct hpt_info hpt36x __devinitdata = {
431 .chip_type = HPT36x,
432 .max_mode = (HPT366_ALLOW_ATA66_4 || HPT366_ALLOW_ATA66_3) ? 2 : 1,
433 .dpll_clk = 0, /* no DPLL */
434 .settings = hpt36x_settings
435};
436
437static struct hpt_info hpt370 __devinitdata = {
438 .chip_type = HPT370,
439 .max_mode = HPT370_ALLOW_ATA100_5 ? 3 : 2,
440 .dpll_clk = 48,
441 .settings = hpt37x_settings
442};
443
444static struct hpt_info hpt370a __devinitdata = {
445 .chip_type = HPT370A,
446 .max_mode = HPT370_ALLOW_ATA100_5 ? 3 : 2,
447 .dpll_clk = 48,
448 .settings = hpt37x_settings
449};
450
451static struct hpt_info hpt374 __devinitdata = {
452 .chip_type = HPT374,
453 .max_mode = HPT374_ALLOW_ATA133_6 ? 4 : 3,
454 .dpll_clk = 48,
455 .settings = hpt37x_settings
456};
457
458static struct hpt_info hpt372 __devinitdata = {
459 .chip_type = HPT372,
460 .max_mode = HPT372_ALLOW_ATA133_6 ? 4 : 3,
461 .dpll_clk = 55,
462 .settings = hpt37x_settings
463};
464
465static struct hpt_info hpt372a __devinitdata = {
466 .chip_type = HPT372A,
467 .max_mode = HPT372_ALLOW_ATA133_6 ? 4 : 3,
468 .dpll_clk = 66,
469 .settings = hpt37x_settings
470};
471
472static struct hpt_info hpt302 __devinitdata = {
473 .chip_type = HPT302,
474 .max_mode = HPT302_ALLOW_ATA133_6 ? 4 : 3,
475 .dpll_clk = 66,
476 .settings = hpt37x_settings
477};
478
479static struct hpt_info hpt371 __devinitdata = {
480 .chip_type = HPT371,
481 .max_mode = HPT371_ALLOW_ATA133_6 ? 4 : 3,
482 .dpll_clk = 66,
483 .settings = hpt37x_settings
484};
485
486static struct hpt_info hpt372n __devinitdata = {
487 .chip_type = HPT372N,
488 .max_mode = HPT372_ALLOW_ATA133_6 ? 4 : 3,
489 .dpll_clk = 77,
490 .settings = hpt37x_settings
491};
492
493static struct hpt_info hpt302n __devinitdata = {
494 .chip_type = HPT302N,
495 .max_mode = HPT302_ALLOW_ATA133_6 ? 4 : 3,
496 .dpll_clk = 77,
Sergei Shtylyov38b66f82007-04-20 22:16:58 +0200497 .settings = hpt37x_settings
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100498};
499
500static struct hpt_info hpt371n __devinitdata = {
501 .chip_type = HPT371N,
502 .max_mode = HPT371_ALLOW_ATA133_6 ? 4 : 3,
503 .dpll_clk = 77,
504 .settings = hpt37x_settings
505};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100507static int check_in_drive_list(ide_drive_t *drive, const char **list)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508{
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100509 struct hd_driveid *id = drive->id;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100511 while (*list)
512 if (!strcmp(*list++,id->model))
513 return 1;
514 return 0;
515}
Alan Coxb39b01f2005-06-27 15:24:27 -0700516
Linus Torvalds1da177e2005-04-16 15:20:36 -0700517/*
518 * Note for the future; the SATA hpt37x we must set
519 * either PIO or UDMA modes 0,4,5
520 */
Bartlomiej Zolnierkiewicz2d5eaa62007-05-10 00:01:08 +0200521
522static u8 hpt3xx_udma_filter(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700523{
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100524 struct hpt_info *info = pci_get_drvdata(HWIF(drive)->pci_dev);
525 u8 chip_type = info->chip_type;
Bartlomiej Zolnierkiewicz2d5eaa62007-05-10 00:01:08 +0200526 u8 mode = info->max_mode;
527 u8 mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100529 switch (mode) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700530 case 0x04:
Bartlomiej Zolnierkiewicz2d5eaa62007-05-10 00:01:08 +0200531 mask = 0x7f;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532 break;
533 case 0x03:
Bartlomiej Zolnierkiewicz2d5eaa62007-05-10 00:01:08 +0200534 mask = 0x3f;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100535 if (chip_type >= HPT374)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536 break;
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100537 if (!check_in_drive_list(drive, bad_ata100_5))
538 goto check_bad_ata33;
539 /* fall thru */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540 case 0x02:
Bartlomiej Zolnierkiewicz2d5eaa62007-05-10 00:01:08 +0200541 mask = 0x1f;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100542
543 /*
544 * CHECK ME, Does this need to be changed to HPT374 ??
545 */
546 if (chip_type >= HPT370)
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100547 goto check_bad_ata33;
548 if (HPT366_ALLOW_ATA66_4 &&
549 !check_in_drive_list(drive, bad_ata66_4))
550 goto check_bad_ata33;
551
Bartlomiej Zolnierkiewicz2d5eaa62007-05-10 00:01:08 +0200552 mask = 0x0f;
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100553 if (HPT366_ALLOW_ATA66_3 &&
554 !check_in_drive_list(drive, bad_ata66_3))
555 goto check_bad_ata33;
556 /* fall thru */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700557 case 0x01:
Bartlomiej Zolnierkiewicz2d5eaa62007-05-10 00:01:08 +0200558 mask = 0x07;
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100559
560 check_bad_ata33:
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100561 if (chip_type >= HPT370A)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562 break;
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100563 if (!check_in_drive_list(drive, bad_ata33))
564 break;
565 /* fall thru */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700566 case 0x00:
567 default:
Bartlomiej Zolnierkiewicz2d5eaa62007-05-10 00:01:08 +0200568 mask = 0x00;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700569 break;
570 }
Bartlomiej Zolnierkiewicz2d5eaa62007-05-10 00:01:08 +0200571 return mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572}
573
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100574static u32 get_speed_setting(u8 speed, struct hpt_info *info)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700575{
Sergei Shtylyov471a0bd2006-12-13 00:35:49 -0800576 int i;
577
578 /*
579 * Lookup the transfer mode table to get the index into
580 * the timing table.
581 *
582 * NOTE: For XFER_PIO_SLOW, PIO mode 0 timings will be used.
583 */
584 for (i = 0; i < ARRAY_SIZE(xfer_speeds) - 1; i++)
585 if (xfer_speeds[i] == speed)
586 break;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100587 /*
588 * NOTE: info->settings only points to the pointer
589 * to the list of the actual register values
590 */
591 return (*info->settings)[i];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592}
593
594static int hpt36x_tune_chipset(ide_drive_t *drive, u8 xferspeed)
595{
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100596 ide_hwif_t *hwif = HWIF(drive);
597 struct pci_dev *dev = hwif->pci_dev;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100598 struct hpt_info *info = pci_get_drvdata(dev);
Bartlomiej Zolnierkiewicz2d5eaa62007-05-10 00:01:08 +0200599 u8 speed = ide_rate_filter(drive, xferspeed);
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100600 u8 itr_addr = drive->dn ? 0x44 : 0x40;
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100601 u32 old_itr = 0;
Bartlomiej Zolnierkiewicz2d5eaa62007-05-10 00:01:08 +0200602 u32 itr_mask, new_itr;
603
604 /* TODO: move this to ide_rate_filter() [ check ->atapi_dma ] */
605 if (drive->media != ide_disk)
606 speed = min_t(u8, speed, XFER_PIO_4);
607
608 itr_mask = speed < XFER_MW_DMA_0 ? 0x30070000 :
609 (speed < XFER_UDMA_0 ? 0xc0070000 : 0xc03800ff);
610
611 new_itr = get_speed_setting(speed, info);
Alan Coxb39b01f2005-06-27 15:24:27 -0700612
Linus Torvalds1da177e2005-04-16 15:20:36 -0700613 /*
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100614 * Disable on-chip PIO FIFO/buffer (and PIO MST mode as well)
615 * to avoid problems handling I/O errors later
Linus Torvalds1da177e2005-04-16 15:20:36 -0700616 */
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100617 pci_read_config_dword(dev, itr_addr, &old_itr);
618 new_itr = (new_itr & ~itr_mask) | (old_itr & itr_mask);
619 new_itr &= ~0xc0000000;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700620
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100621 pci_write_config_dword(dev, itr_addr, new_itr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622
623 return ide_config_drive_speed(drive, speed);
624}
625
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100626static int hpt37x_tune_chipset(ide_drive_t *drive, u8 xferspeed)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627{
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100628 ide_hwif_t *hwif = HWIF(drive);
629 struct pci_dev *dev = hwif->pci_dev;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100630 struct hpt_info *info = pci_get_drvdata(dev);
Bartlomiej Zolnierkiewicz2d5eaa62007-05-10 00:01:08 +0200631 u8 speed = ide_rate_filter(drive, xferspeed);
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100632 u8 itr_addr = 0x40 + (drive->dn * 4);
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100633 u32 old_itr = 0;
Bartlomiej Zolnierkiewicz2d5eaa62007-05-10 00:01:08 +0200634 u32 itr_mask, new_itr;
635
636 /* TODO: move this to ide_rate_filter() [ check ->atapi_dma ] */
637 if (drive->media != ide_disk)
638 speed = min_t(u8, speed, XFER_PIO_4);
639
640 itr_mask = speed < XFER_MW_DMA_0 ? 0x303c0000 :
641 (speed < XFER_UDMA_0 ? 0xc03c0000 : 0xc1c001ff);
642
643 new_itr = get_speed_setting(speed, info);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100645 pci_read_config_dword(dev, itr_addr, &old_itr);
646 new_itr = (new_itr & ~itr_mask) | (old_itr & itr_mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647
Alan Coxb39b01f2005-06-27 15:24:27 -0700648 if (speed < XFER_MW_DMA_0)
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100649 new_itr &= ~0x80000000; /* Disable on-chip PIO FIFO/buffer */
650 pci_write_config_dword(dev, itr_addr, new_itr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651
652 return ide_config_drive_speed(drive, speed);
653}
654
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100655static int hpt3xx_tune_chipset(ide_drive_t *drive, u8 speed)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656{
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100657 ide_hwif_t *hwif = HWIF(drive);
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100658 struct hpt_info *info = pci_get_drvdata(hwif->pci_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100660 if (info->chip_type >= HPT370)
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100661 return hpt37x_tune_chipset(drive, speed);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662 else /* hpt368: hpt_minimum_revision(dev, 2) */
663 return hpt36x_tune_chipset(drive, speed);
664}
665
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100666static void hpt3xx_tune_drive(ide_drive_t *drive, u8 pio)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700667{
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100668 pio = ide_get_best_pio_mode(drive, pio, 4, NULL);
669 (void) hpt3xx_tune_chipset (drive, XFER_PIO_0 + pio);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670}
671
672/*
673 * This allows the configuration of ide_pci chipset registers
674 * for cards that learn about the drive's UDMA, DMA, PIO capabilities
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100675 * after the drive is reported by the OS. Initially designed for
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676 * HPT366 UDMA chipset by HighPoint|Triones Technologies, Inc.
677 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678 */
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100679static int config_chipset_for_dma(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680{
Bartlomiej Zolnierkiewicz2d5eaa62007-05-10 00:01:08 +0200681 u8 speed = ide_max_dma_mode(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700682
Alan Coxb39b01f2005-06-27 15:24:27 -0700683 if (!speed)
684 return 0;
685
Linus Torvalds1da177e2005-04-16 15:20:36 -0700686 (void) hpt3xx_tune_chipset(drive, speed);
687 return ide_dma_enable(drive);
688}
689
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100690static int hpt3xx_quirkproc(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691{
Sergei Shtylyove139b0b2007-02-07 18:17:37 +0100692 struct hd_driveid *id = drive->id;
693 const char **list = quirk_drives;
694
695 while (*list)
696 if (strstr(id->model, *list++))
697 return 1;
698 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699}
700
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100701static void hpt3xx_intrproc(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702{
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100703 ide_hwif_t *hwif = HWIF(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704
705 if (drive->quirk_list)
706 return;
707 /* drives in the quirk_list may not like intr setups/cleanups */
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100708 hwif->OUTB(drive->ctl | 2, IDE_CONTROL_REG);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709}
710
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100711static void hpt3xx_maskproc(ide_drive_t *drive, int mask)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712{
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100713 ide_hwif_t *hwif = HWIF(drive);
714 struct pci_dev *dev = hwif->pci_dev;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100715 struct hpt_info *info = pci_get_drvdata(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700716
717 if (drive->quirk_list) {
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100718 if (info->chip_type >= HPT370) {
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100719 u8 scr1 = 0;
720
721 pci_read_config_byte(dev, 0x5a, &scr1);
722 if (((scr1 & 0x10) >> 4) != mask) {
723 if (mask)
724 scr1 |= 0x10;
725 else
726 scr1 &= ~0x10;
727 pci_write_config_byte(dev, 0x5a, scr1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728 }
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100729 } else {
730 if (mask)
731 disable_irq(hwif->irq);
732 else
733 enable_irq (hwif->irq);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734 }
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100735 } else
736 hwif->OUTB(mask ? (drive->ctl | 2) : (drive->ctl & ~2),
737 IDE_CONTROL_REG);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738}
739
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100740static int hpt366_config_drive_xfer_rate(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700741{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742 drive->init_speed = 0;
743
Bartlomiej Zolnierkiewicz7569e8d2007-02-17 02:40:25 +0100744 if (ide_use_dma(drive) && config_chipset_for_dma(drive))
Bartlomiej Zolnierkiewicz3608b5d2007-02-17 02:40:26 +0100745 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746
Bartlomiej Zolnierkiewiczd8f44692007-02-17 02:40:25 +0100747 if (ide_use_fast_pio(drive))
Sergei Shtylyov26ccb802007-02-07 18:18:11 +0100748 hpt3xx_tune_drive(drive, 255);
Bartlomiej Zolnierkiewiczd8f44692007-02-17 02:40:25 +0100749
Bartlomiej Zolnierkiewicz3608b5d2007-02-17 02:40:26 +0100750 return -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751}
752
753/*
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100754 * This is specific to the HPT366 UDMA chipset
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755 * by HighPoint|Triones Technologies, Inc.
756 */
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100757static int hpt366_ide_dma_lostirq(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700758{
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100759 struct pci_dev *dev = HWIF(drive)->pci_dev;
760 u8 mcr1 = 0, mcr3 = 0, scr1 = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100762 pci_read_config_byte(dev, 0x50, &mcr1);
763 pci_read_config_byte(dev, 0x52, &mcr3);
764 pci_read_config_byte(dev, 0x5a, &scr1);
765 printk("%s: (%s) mcr1=0x%02x, mcr3=0x%02x, scr1=0x%02x\n",
766 drive->name, __FUNCTION__, mcr1, mcr3, scr1);
767 if (scr1 & 0x10)
768 pci_write_config_byte(dev, 0x5a, scr1 & ~0x10);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769 return __ide_dma_lostirq(drive);
770}
771
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100772static void hpt370_clear_engine(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773{
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100774 ide_hwif_t *hwif = HWIF(drive);
775
776 pci_write_config_byte(hwif->pci_dev, hwif->select_data, 0x37);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777 udelay(10);
778}
779
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100780static void hpt370_irq_timeout(ide_drive_t *drive)
781{
782 ide_hwif_t *hwif = HWIF(drive);
783 u16 bfifo = 0;
784 u8 dma_cmd;
785
786 pci_read_config_word(hwif->pci_dev, hwif->select_data + 2, &bfifo);
787 printk(KERN_DEBUG "%s: %d bytes in FIFO\n", drive->name, bfifo & 0x1ff);
788
789 /* get DMA command mode */
790 dma_cmd = hwif->INB(hwif->dma_command);
791 /* stop DMA */
792 hwif->OUTB(dma_cmd & ~0x1, hwif->dma_command);
793 hpt370_clear_engine(drive);
794}
795
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796static void hpt370_ide_dma_start(ide_drive_t *drive)
797{
798#ifdef HPT_RESET_STATE_ENGINE
799 hpt370_clear_engine(drive);
800#endif
801 ide_dma_start(drive);
802}
803
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100804static int hpt370_ide_dma_end(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805{
806 ide_hwif_t *hwif = HWIF(drive);
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100807 u8 dma_stat = hwif->INB(hwif->dma_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808
809 if (dma_stat & 0x01) {
810 /* wait a little */
811 udelay(20);
812 dma_stat = hwif->INB(hwif->dma_status);
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100813 if (dma_stat & 0x01)
814 hpt370_irq_timeout(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700816 return __ide_dma_end(drive);
817}
818
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100819static int hpt370_ide_dma_timeout(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700820{
Sergei Shtylyov4bf63de2007-02-07 18:18:13 +0100821 hpt370_irq_timeout(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822 return __ide_dma_timeout(drive);
823}
824
Linus Torvalds1da177e2005-04-16 15:20:36 -0700825/* returns 1 if DMA IRQ issued, 0 otherwise */
826static int hpt374_ide_dma_test_irq(ide_drive_t *drive)
827{
828 ide_hwif_t *hwif = HWIF(drive);
829 u16 bfifo = 0;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100830 u8 dma_stat;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100832 pci_read_config_word(hwif->pci_dev, hwif->select_data + 2, &bfifo);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833 if (bfifo & 0x1FF) {
834// printk("%s: %d bytes in FIFO\n", drive->name, bfifo);
835 return 0;
836 }
837
Bartlomiej Zolnierkiewicz0ecdca22007-02-17 02:40:25 +0100838 dma_stat = inb(hwif->dma_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700839 /* return 1 if INTR asserted */
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100840 if (dma_stat & 4)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841 return 1;
842
843 if (!drive->waiting_for_dma)
844 printk(KERN_WARNING "%s: (%s) called while not waiting\n",
845 drive->name, __FUNCTION__);
846 return 0;
847}
848
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100849static int hpt374_ide_dma_end(ide_drive_t *drive)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700851 ide_hwif_t *hwif = HWIF(drive);
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100852 struct pci_dev *dev = hwif->pci_dev;
853 u8 mcr = 0, mcr_addr = hwif->select_data;
854 u8 bwsr = 0, mask = hwif->channel ? 0x02 : 0x01;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700855
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100856 pci_read_config_byte(dev, 0x6a, &bwsr);
857 pci_read_config_byte(dev, mcr_addr, &mcr);
858 if (bwsr & mask)
859 pci_write_config_byte(dev, mcr_addr, mcr | 0x30);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700860 return __ide_dma_end(drive);
861}
862
863/**
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800864 * hpt3xxn_set_clock - perform clock switching dance
865 * @hwif: hwif to switch
866 * @mode: clocking mode (0x21 for write, 0x23 otherwise)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700867 *
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800868 * Switch the DPLL clock on the HPT3xxN devices. This is a right mess.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700869 */
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800870
871static void hpt3xxn_set_clock(ide_hwif_t *hwif, u8 mode)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700872{
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100873 u8 scr2 = hwif->INB(hwif->dma_master + 0x7b);
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800874
875 if ((scr2 & 0x7f) == mode)
876 return;
877
Linus Torvalds1da177e2005-04-16 15:20:36 -0700878 /* Tristate the bus */
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100879 hwif->OUTB(0x80, hwif->dma_master + 0x73);
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800880 hwif->OUTB(0x80, hwif->dma_master + 0x77);
881
Linus Torvalds1da177e2005-04-16 15:20:36 -0700882 /* Switch clock and reset channels */
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800883 hwif->OUTB(mode, hwif->dma_master + 0x7b);
884 hwif->OUTB(0xc0, hwif->dma_master + 0x79);
885
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100886 /*
887 * Reset the state machines.
888 * NOTE: avoid accidentally enabling the disabled channels.
889 */
890 hwif->OUTB(hwif->INB(hwif->dma_master + 0x70) | 0x32,
891 hwif->dma_master + 0x70);
892 hwif->OUTB(hwif->INB(hwif->dma_master + 0x74) | 0x32,
893 hwif->dma_master + 0x74);
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800894
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895 /* Complete reset */
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800896 hwif->OUTB(0x00, hwif->dma_master + 0x79);
897
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898 /* Reconnect channels to bus */
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100899 hwif->OUTB(0x00, hwif->dma_master + 0x73);
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800900 hwif->OUTB(0x00, hwif->dma_master + 0x77);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700901}
902
903/**
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800904 * hpt3xxn_rw_disk - prepare for I/O
Linus Torvalds1da177e2005-04-16 15:20:36 -0700905 * @drive: drive for command
906 * @rq: block request structure
907 *
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800908 * This is called when a disk I/O is issued to HPT3xxN.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700909 * We need it because of the clock switching.
910 */
911
Sergei Shtylyov836c0062006-12-13 00:35:47 -0800912static void hpt3xxn_rw_disk(ide_drive_t *drive, struct request *rq)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700913{
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100914 hpt3xxn_set_clock(HWIF(drive), rq_data_dir(rq) ? 0x23 : 0x21);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700915}
916
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917/*
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800918 * Set/get power state for a drive.
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100919 * NOTE: affects both drives on each channel.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700920 *
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800921 * When we turn the power back on, we need to re-initialize things.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700922 */
923#define TRISTATE_BIT 0x8000
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800924
925static int hpt3xx_busproc(ide_drive_t *drive, int state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700926{
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100927 ide_hwif_t *hwif = HWIF(drive);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700928 struct pci_dev *dev = hwif->pci_dev;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100929 u8 mcr_addr = hwif->select_data + 2;
930 u8 resetmask = hwif->channel ? 0x80 : 0x40;
931 u8 bsr2 = 0;
932 u16 mcr = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700933
934 hwif->bus_state = state;
935
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800936 /* Grab the status. */
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100937 pci_read_config_word(dev, mcr_addr, &mcr);
938 pci_read_config_byte(dev, 0x59, &bsr2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700939
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800940 /*
941 * Set the state. We don't set it if we don't need to do so.
942 * Make sure that the drive knows that it has failed if it's off.
943 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700944 switch (state) {
945 case BUSSTATE_ON:
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100946 if (!(bsr2 & resetmask))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700947 return 0;
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800948 hwif->drives[0].failures = hwif->drives[1].failures = 0;
949
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100950 pci_write_config_byte(dev, 0x59, bsr2 & ~resetmask);
951 pci_write_config_word(dev, mcr_addr, mcr & ~TRISTATE_BIT);
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800952 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700953 case BUSSTATE_OFF:
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100954 if ((bsr2 & resetmask) && !(mcr & TRISTATE_BIT))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700955 return 0;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100956 mcr &= ~TRISTATE_BIT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957 break;
958 case BUSSTATE_TRISTATE:
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100959 if ((bsr2 & resetmask) && (mcr & TRISTATE_BIT))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700960 return 0;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100961 mcr |= TRISTATE_BIT;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700962 break;
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800963 default:
964 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700965 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700966
Sergei Shtylyov33b18a62006-12-13 00:35:50 -0800967 hwif->drives[0].failures = hwif->drives[0].max_failures + 1;
968 hwif->drives[1].failures = hwif->drives[1].max_failures + 1;
969
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +0100970 pci_write_config_word(dev, mcr_addr, mcr);
971 pci_write_config_byte(dev, 0x59, bsr2 | resetmask);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700972 return 0;
973}
974
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100975/**
976 * hpt37x_calibrate_dpll - calibrate the DPLL
977 * @dev: PCI device
978 *
979 * Perform a calibration cycle on the DPLL.
980 * Returns 1 if this succeeds
981 */
982static int __devinit hpt37x_calibrate_dpll(struct pci_dev *dev, u16 f_low, u16 f_high)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700983{
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100984 u32 dpll = (f_high << 16) | f_low | 0x100;
985 u8 scr2;
986 int i;
Alan Coxb39b01f2005-06-27 15:24:27 -0700987
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100988 pci_write_config_dword(dev, 0x5c, dpll);
Alan Coxb39b01f2005-06-27 15:24:27 -0700989
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100990 /* Wait for oscillator ready */
991 for(i = 0; i < 0x5000; ++i) {
992 udelay(50);
993 pci_read_config_byte(dev, 0x5b, &scr2);
994 if (scr2 & 0x80)
Alan Coxb39b01f2005-06-27 15:24:27 -0700995 break;
996 }
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +0100997 /* See if it stays ready (we'll just bail out if it's not yet) */
998 for(i = 0; i < 0x1000; ++i) {
999 pci_read_config_byte(dev, 0x5b, &scr2);
1000 /* DPLL destabilized? */
1001 if(!(scr2 & 0x80))
1002 return 0;
Sergei Shtylyov90778572007-02-07 18:17:51 +01001003 }
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001004 /* Turn off tuning, we have the DPLL set */
1005 pci_read_config_dword (dev, 0x5c, &dpll);
1006 pci_write_config_dword(dev, 0x5c, (dpll & ~0x100));
1007 return 1;
Alan Coxb39b01f2005-06-27 15:24:27 -07001008}
1009
Linus Torvalds1da177e2005-04-16 15:20:36 -07001010static unsigned int __devinit init_chipset_hpt366(struct pci_dev *dev, const char *name)
1011{
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001012 struct hpt_info *info = kmalloc(sizeof(struct hpt_info), GFP_KERNEL);
1013 unsigned long io_base = pci_resource_start(dev, 4);
1014 u8 pci_clk, dpll_clk = 0; /* PCI and DPLL clock in MHz */
1015 enum ata_clock clock;
1016
1017 if (info == NULL) {
1018 printk(KERN_ERR "%s: out of memory!\n", name);
1019 return -ENOMEM;
1020 }
1021
1022 /*
1023 * Copy everything from a static "template" structure
1024 * to just allocated per-chip hpt_info structure.
1025 */
1026 *info = *(struct hpt_info *)pci_get_drvdata(dev);
1027
Linus Torvalds9ec4ff42005-09-11 09:22:50 -07001028 /*
1029 * FIXME: Not portable. Also, why do we enable the ROM in the first place?
1030 * We don't seem to be using it.
1031 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001032 if (dev->resource[PCI_ROM_RESOURCE].start)
Linus Torvalds9ec4ff42005-09-11 09:22:50 -07001033 pci_write_config_dword(dev, PCI_ROM_ADDRESS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001034 dev->resource[PCI_ROM_RESOURCE].start | PCI_ROM_ADDRESS_ENABLE);
1035
Alan Coxb39b01f2005-06-27 15:24:27 -07001036 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, (L1_CACHE_BYTES / 4));
1037 pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x78);
1038 pci_write_config_byte(dev, PCI_MIN_GNT, 0x08);
1039 pci_write_config_byte(dev, PCI_MAX_LAT, 0x08);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001040
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001041 /*
1042 * First, try to estimate the PCI clock frequency...
1043 */
1044 if (info->chip_type >= HPT370) {
1045 u8 scr1 = 0;
1046 u16 f_cnt = 0;
1047 u32 temp = 0;
Alan Coxb39b01f2005-06-27 15:24:27 -07001048
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001049 /* Interrupt force enable. */
1050 pci_read_config_byte(dev, 0x5a, &scr1);
1051 if (scr1 & 0x10)
1052 pci_write_config_byte(dev, 0x5a, scr1 & ~0x10);
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001053
1054 /*
1055 * HighPoint does this for HPT372A.
1056 * NOTE: This register is only writeable via I/O space.
1057 */
1058 if (info->chip_type == HPT372A)
1059 outb(0x0e, io_base + 0x9c);
1060
1061 /*
1062 * Default to PCI clock. Make sure MA15/16 are set to output
1063 * to prevent drives having problems with 40-pin cables.
1064 */
1065 pci_write_config_byte(dev, 0x5b, 0x23);
1066
1067 /*
1068 * We'll have to read f_CNT value in order to determine
1069 * the PCI clock frequency according to the following ratio:
1070 *
1071 * f_CNT = Fpci * 192 / Fdpll
1072 *
1073 * First try reading the register in which the HighPoint BIOS
1074 * saves f_CNT value before reprogramming the DPLL from its
1075 * default setting (which differs for the various chips).
1076 * NOTE: This register is only accessible via I/O space.
1077 *
1078 * In case the signature check fails, we'll have to resort to
1079 * reading the f_CNT register itself in hopes that nobody has
1080 * touched the DPLL yet...
1081 */
1082 temp = inl(io_base + 0x90);
1083 if ((temp & 0xFFFFF000) != 0xABCDE000) {
1084 int i;
1085
1086 printk(KERN_WARNING "%s: no clock data saved by BIOS\n",
1087 name);
1088
1089 /* Calculate the average value of f_CNT. */
1090 for (temp = i = 0; i < 128; i++) {
1091 pci_read_config_word(dev, 0x78, &f_cnt);
1092 temp += f_cnt & 0x1ff;
1093 mdelay(1);
1094 }
1095 f_cnt = temp / 128;
1096 } else
1097 f_cnt = temp & 0x1ff;
1098
1099 dpll_clk = info->dpll_clk;
1100 pci_clk = (f_cnt * dpll_clk) / 192;
1101
1102 /* Clamp PCI clock to bands. */
1103 if (pci_clk < 40)
1104 pci_clk = 33;
1105 else if(pci_clk < 45)
1106 pci_clk = 40;
1107 else if(pci_clk < 55)
1108 pci_clk = 50;
1109 else
1110 pci_clk = 66;
1111
1112 printk(KERN_INFO "%s: DPLL base: %d MHz, f_CNT: %d, "
1113 "assuming %d MHz PCI\n", name, dpll_clk, f_cnt, pci_clk);
1114 } else {
1115 u32 itr1 = 0;
1116
1117 pci_read_config_dword(dev, 0x40, &itr1);
1118
1119 /* Detect PCI clock by looking at cmd_high_time. */
1120 switch((itr1 >> 8) & 0x07) {
1121 case 0x09:
1122 pci_clk = 40;
Sergei Shtylyov6273d262007-02-07 18:18:20 +01001123 break;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001124 case 0x05:
1125 pci_clk = 25;
Sergei Shtylyov6273d262007-02-07 18:18:20 +01001126 break;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001127 case 0x07:
1128 default:
1129 pci_clk = 33;
Sergei Shtylyov6273d262007-02-07 18:18:20 +01001130 break;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001131 }
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001132 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001133
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001134 /* Let's assume we'll use PCI clock for the ATA clock... */
1135 switch (pci_clk) {
1136 case 25:
1137 clock = ATA_CLOCK_25MHZ;
1138 break;
1139 case 33:
1140 default:
1141 clock = ATA_CLOCK_33MHZ;
1142 break;
1143 case 40:
1144 clock = ATA_CLOCK_40MHZ;
1145 break;
1146 case 50:
1147 clock = ATA_CLOCK_50MHZ;
1148 break;
1149 case 66:
1150 clock = ATA_CLOCK_66MHZ;
1151 break;
1152 }
1153
1154 /*
1155 * Only try the DPLL if we don't have a table for the PCI clock that
1156 * we are running at for HPT370/A, always use it for anything newer...
1157 *
1158 * NOTE: Using the internal DPLL results in slow reads on 33 MHz PCI.
1159 * We also don't like using the DPLL because this causes glitches
1160 * on PRST-/SRST- when the state engine gets reset...
1161 */
1162 if (info->chip_type >= HPT374 || info->settings[clock] == NULL) {
1163 u16 f_low, delta = pci_clk < 50 ? 2 : 4;
1164 int adjust;
1165
1166 /*
1167 * Select 66 MHz DPLL clock only if UltraATA/133 mode is
1168 * supported/enabled, use 50 MHz DPLL clock otherwise...
1169 */
1170 if (info->max_mode == 0x04) {
1171 dpll_clk = 66;
1172 clock = ATA_CLOCK_66MHZ;
1173 } else if (dpll_clk) { /* HPT36x chips don't have DPLL */
1174 dpll_clk = 50;
1175 clock = ATA_CLOCK_50MHZ;
1176 }
1177
1178 if (info->settings[clock] == NULL) {
1179 printk(KERN_ERR "%s: unknown bus timing!\n", name);
1180 kfree(info);
1181 return -EIO;
1182 }
1183
1184 /* Select the DPLL clock. */
1185 pci_write_config_byte(dev, 0x5b, 0x21);
1186
1187 /*
1188 * Adjust the DPLL based upon PCI clock, enable it,
1189 * and wait for stabilization...
1190 */
1191 f_low = (pci_clk * 48) / dpll_clk;
1192
1193 for (adjust = 0; adjust < 8; adjust++) {
1194 if(hpt37x_calibrate_dpll(dev, f_low, f_low + delta))
1195 break;
1196
1197 /*
1198 * See if it'll settle at a fractionally different clock
1199 */
1200 if (adjust & 1)
1201 f_low -= adjust >> 1;
1202 else
1203 f_low += adjust >> 1;
1204 }
1205 if (adjust == 8) {
1206 printk(KERN_ERR "%s: DPLL did not stabilize!\n", name);
1207 kfree(info);
1208 return -EIO;
1209 }
1210
1211 printk("%s: using %d MHz DPLL clock\n", name, dpll_clk);
1212 } else {
1213 /* Mark the fact that we're not using the DPLL. */
1214 dpll_clk = 0;
1215
1216 printk("%s: using %d MHz PCI clock\n", name, pci_clk);
1217 }
1218
1219 /*
1220 * Advance the table pointer to a slot which points to the list
1221 * of the register values settings matching the clock being used.
1222 */
1223 info->settings += clock;
1224
1225 /* Store the clock frequencies. */
1226 info->dpll_clk = dpll_clk;
1227 info->pci_clk = pci_clk;
1228
1229 /* Point to this chip's own instance of the hpt_info structure. */
1230 pci_set_drvdata(dev, info);
1231
1232 if (info->chip_type >= HPT370) {
1233 u8 mcr1, mcr4;
1234
1235 /*
1236 * Reset the state engines.
1237 * NOTE: Avoid accidentally enabling the disabled channels.
1238 */
1239 pci_read_config_byte (dev, 0x50, &mcr1);
1240 pci_read_config_byte (dev, 0x54, &mcr4);
1241 pci_write_config_byte(dev, 0x50, (mcr1 | 0x32));
1242 pci_write_config_byte(dev, 0x54, (mcr4 | 0x32));
1243 udelay(100);
1244 }
1245
1246 /*
1247 * On HPT371N, if ATA clock is 66 MHz we must set bit 2 in
1248 * the MISC. register to stretch the UltraDMA Tss timing.
1249 * NOTE: This register is only writeable via I/O space.
1250 */
1251 if (info->chip_type == HPT371N && clock == ATA_CLOCK_66MHZ)
1252
1253 outb(inb(io_base + 0x9c) | 0x04, io_base + 0x9c);
1254
Linus Torvalds1da177e2005-04-16 15:20:36 -07001255 return dev->irq;
1256}
1257
1258static void __devinit init_hwif_hpt366(ide_hwif_t *hwif)
1259{
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001260 struct pci_dev *dev = hwif->pci_dev;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001261 struct hpt_info *info = pci_get_drvdata(dev);
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001262 int serialize = HPT_SERIALIZE_IO;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001263 u8 scr1 = 0, ata66 = (hwif->channel) ? 0x01 : 0x02;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001264 u8 chip_type = info->chip_type;
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001265 u8 new_mcr, old_mcr = 0;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001266
1267 /* Cache the channel's MISC. control registers' offset */
1268 hwif->select_data = hwif->channel ? 0x54 : 0x50;
1269
Linus Torvalds1da177e2005-04-16 15:20:36 -07001270 hwif->tuneproc = &hpt3xx_tune_drive;
1271 hwif->speedproc = &hpt3xx_tune_chipset;
1272 hwif->quirkproc = &hpt3xx_quirkproc;
1273 hwif->intrproc = &hpt3xx_intrproc;
1274 hwif->maskproc = &hpt3xx_maskproc;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001275 hwif->busproc = &hpt3xx_busproc;
Bartlomiej Zolnierkiewicz2d5eaa62007-05-10 00:01:08 +02001276 hwif->udma_filter = &hpt3xx_udma_filter;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001277
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001278 /*
1279 * HPT3xxN chips have some complications:
1280 *
1281 * - on 33 MHz PCI we must clock switch
1282 * - on 66 MHz PCI we must NOT use the PCI clock
1283 */
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001284 if (chip_type >= HPT372N && info->dpll_clk && info->pci_clk < 66) {
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001285 /*
1286 * Clock is shared between the channels,
1287 * so we'll have to serialize them... :-(
1288 */
1289 serialize = 1;
1290 hwif->rw_disk = &hpt3xxn_rw_disk;
1291 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001292
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001293 /* Serialize access to this device if needed */
1294 if (serialize && hwif->mate)
1295 hwif->serialized = hwif->mate->serialized = 1;
1296
1297 /*
1298 * Disable the "fast interrupt" prediction. Don't hold off
1299 * on interrupts. (== 0x01 despite what the docs say)
1300 */
1301 pci_read_config_byte(dev, hwif->select_data + 1, &old_mcr);
1302
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001303 if (info->chip_type >= HPT374)
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001304 new_mcr = old_mcr & ~0x07;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001305 else if (info->chip_type >= HPT370) {
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001306 new_mcr = old_mcr;
1307 new_mcr &= ~0x02;
1308
1309#ifdef HPT_DELAY_INTERRUPT
1310 new_mcr &= ~0x01;
1311#else
1312 new_mcr |= 0x01;
1313#endif
1314 } else /* HPT366 and HPT368 */
1315 new_mcr = old_mcr & ~0x80;
1316
1317 if (new_mcr != old_mcr)
1318 pci_write_config_byte(dev, hwif->select_data + 1, new_mcr);
1319
1320 if (!hwif->dma_base) {
1321 hwif->drives[0].autotune = hwif->drives[1].autotune = 1;
1322 return;
1323 }
1324
1325 hwif->ultra_mask = 0x7f;
1326 hwif->mwdma_mask = 0x07;
1327
Linus Torvalds1da177e2005-04-16 15:20:36 -07001328 /*
1329 * The HPT37x uses the CBLID pins as outputs for MA15/MA16
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001330 * address lines to access an external EEPROM. To read valid
Linus Torvalds1da177e2005-04-16 15:20:36 -07001331 * cable detect state the pins must be enabled as inputs.
1332 */
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001333 if (chip_type == HPT374 && (PCI_FUNC(dev->devfn) & 1)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001334 /*
1335 * HPT374 PCI function 1
1336 * - set bit 15 of reg 0x52 to enable TCBLID as input
1337 * - set bit 15 of reg 0x56 to enable FCBLID as input
1338 */
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001339 u8 mcr_addr = hwif->select_data + 2;
1340 u16 mcr;
1341
1342 pci_read_config_word (dev, mcr_addr, &mcr);
1343 pci_write_config_word(dev, mcr_addr, (mcr | 0x8000));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001344 /* now read cable id register */
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001345 pci_read_config_byte (dev, 0x5a, &scr1);
1346 pci_write_config_word(dev, mcr_addr, mcr);
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001347 } else if (chip_type >= HPT370) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001348 /*
1349 * HPT370/372 and 374 pcifn 0
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001350 * - clear bit 0 of reg 0x5b to enable P/SCBLID as inputs
Linus Torvalds1da177e2005-04-16 15:20:36 -07001351 */
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001352 u8 scr2 = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001353
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001354 pci_read_config_byte (dev, 0x5b, &scr2);
1355 pci_write_config_byte(dev, 0x5b, (scr2 & ~1));
1356 /* now read cable id register */
1357 pci_read_config_byte (dev, 0x5a, &scr1);
1358 pci_write_config_byte(dev, 0x5b, scr2);
1359 } else
1360 pci_read_config_byte (dev, 0x5a, &scr1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001361
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001362 if (!hwif->udma_four)
1363 hwif->udma_four = (scr1 & ata66) ? 0 : 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001364
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001365 hwif->ide_dma_check = &hpt366_config_drive_xfer_rate;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001366
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001367 if (chip_type >= HPT374) {
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001368 hwif->ide_dma_test_irq = &hpt374_ide_dma_test_irq;
1369 hwif->ide_dma_end = &hpt374_ide_dma_end;
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001370 } else if (chip_type >= HPT370) {
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001371 hwif->dma_start = &hpt370_ide_dma_start;
1372 hwif->ide_dma_end = &hpt370_ide_dma_end;
1373 hwif->ide_dma_timeout = &hpt370_ide_dma_timeout;
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001374 } else
1375 hwif->ide_dma_lostirq = &hpt366_ide_dma_lostirq;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001376
1377 if (!noautodma)
1378 hwif->autodma = 1;
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001379 hwif->drives[0].autodma = hwif->drives[1].autodma = hwif->autodma;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001380}
1381
1382static void __devinit init_dma_hpt366(ide_hwif_t *hwif, unsigned long dmabase)
1383{
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001384 struct pci_dev *dev = hwif->pci_dev;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001385 u8 masterdma = 0, slavedma = 0;
1386 u8 dma_new = 0, dma_old = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001387 unsigned long flags;
1388
Sergei Shtylyov26ccb802007-02-07 18:18:11 +01001389 dma_old = hwif->INB(dmabase + 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001390
1391 local_irq_save(flags);
1392
1393 dma_new = dma_old;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001394 pci_read_config_byte(dev, hwif->channel ? 0x4b : 0x43, &masterdma);
1395 pci_read_config_byte(dev, hwif->channel ? 0x4f : 0x47, &slavedma);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001396
1397 if (masterdma & 0x30) dma_new |= 0x20;
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001398 if ( slavedma & 0x30) dma_new |= 0x40;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001399 if (dma_new != dma_old)
Sergei Shtylyovabc4ad42007-02-07 18:18:05 +01001400 hwif->OUTB(dma_new, dmabase + 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001401
1402 local_irq_restore(flags);
1403
1404 ide_setup_dma(hwif, dmabase, 8);
1405}
1406
1407static int __devinit init_setup_hpt374(struct pci_dev *dev, ide_pci_device_t *d)
1408{
Sergei Shtylyovb4586712007-02-07 18:17:54 +01001409 struct pci_dev *dev2;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001410
1411 if (PCI_FUNC(dev->devfn) & 1)
1412 return -ENODEV;
1413
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001414 pci_set_drvdata(dev, &hpt374);
1415
Sergei Shtylyovb4586712007-02-07 18:17:54 +01001416 if ((dev2 = pci_get_slot(dev->bus, dev->devfn + 1)) != NULL) {
1417 int ret;
1418
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001419 pci_set_drvdata(dev2, &hpt374);
1420
Sergei Shtylyovb4586712007-02-07 18:17:54 +01001421 if (dev2->irq != dev->irq) {
1422 /* FIXME: we need a core pci_set_interrupt() */
1423 dev2->irq = dev->irq;
1424 printk(KERN_WARNING "%s: PCI config space interrupt "
1425 "fixed.\n", d->name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001426 }
Sergei Shtylyovb4586712007-02-07 18:17:54 +01001427 ret = ide_setup_pci_devices(dev, dev2, d);
1428 if (ret < 0)
1429 pci_dev_put(dev2);
1430 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001431 }
1432 return ide_setup_pci_device(dev, d);
1433}
1434
Sergei Shtylyov90778572007-02-07 18:17:51 +01001435static int __devinit init_setup_hpt372n(struct pci_dev *dev, ide_pci_device_t *d)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001436{
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001437 pci_set_drvdata(dev, &hpt372n);
1438
Linus Torvalds1da177e2005-04-16 15:20:36 -07001439 return ide_setup_pci_device(dev, d);
1440}
1441
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001442static int __devinit init_setup_hpt371(struct pci_dev *dev, ide_pci_device_t *d)
1443{
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001444 struct hpt_info *info;
Sergei Shtylyov90778572007-02-07 18:17:51 +01001445 u8 rev = 0, mcr1 = 0;
1446
1447 pci_read_config_byte(dev, PCI_REVISION_ID, &rev);
1448
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001449 if (rev > 1) {
Sergei Shtylyov90778572007-02-07 18:17:51 +01001450 d->name = "HPT371N";
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001451
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001452 info = &hpt371n;
1453 } else
1454 info = &hpt371;
1455
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001456 /*
1457 * HPT371 chips physically have only one channel, the secondary one,
1458 * but the primary channel registers do exist! Go figure...
1459 * So, we manually disable the non-existing channel here
1460 * (if the BIOS hasn't done this already).
1461 */
1462 pci_read_config_byte(dev, 0x50, &mcr1);
1463 if (mcr1 & 0x04)
Sergei Shtylyov90778572007-02-07 18:17:51 +01001464 pci_write_config_byte(dev, 0x50, mcr1 & ~0x04);
1465
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001466 pci_set_drvdata(dev, info);
1467
Sergei Shtylyov90778572007-02-07 18:17:51 +01001468 return ide_setup_pci_device(dev, d);
1469}
1470
1471static int __devinit init_setup_hpt372a(struct pci_dev *dev, ide_pci_device_t *d)
1472{
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001473 struct hpt_info *info;
Sergei Shtylyov90778572007-02-07 18:17:51 +01001474 u8 rev = 0;
1475
1476 pci_read_config_byte(dev, PCI_REVISION_ID, &rev);
1477
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001478 if (rev > 1) {
Sergei Shtylyov90778572007-02-07 18:17:51 +01001479 d->name = "HPT372N";
1480
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001481 info = &hpt372n;
1482 } else
1483 info = &hpt372a;
1484 pci_set_drvdata(dev, info);
1485
Sergei Shtylyov90778572007-02-07 18:17:51 +01001486 return ide_setup_pci_device(dev, d);
1487}
1488
1489static int __devinit init_setup_hpt302(struct pci_dev *dev, ide_pci_device_t *d)
1490{
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001491 struct hpt_info *info;
Sergei Shtylyov90778572007-02-07 18:17:51 +01001492 u8 rev = 0;
1493
1494 pci_read_config_byte(dev, PCI_REVISION_ID, &rev);
1495
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001496 if (rev > 1) {
Sergei Shtylyov90778572007-02-07 18:17:51 +01001497 d->name = "HPT302N";
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001498
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001499 info = &hpt302n;
1500 } else
1501 info = &hpt302;
1502 pci_set_drvdata(dev, info);
1503
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001504 return ide_setup_pci_device(dev, d);
1505}
1506
Linus Torvalds1da177e2005-04-16 15:20:36 -07001507static int __devinit init_setup_hpt366(struct pci_dev *dev, ide_pci_device_t *d)
1508{
Sergei Shtylyovb4586712007-02-07 18:17:54 +01001509 struct pci_dev *dev2;
1510 u8 rev = 0;
Sergei Shtylyov90778572007-02-07 18:17:51 +01001511 static char *chipset_names[] = { "HPT366", "HPT366", "HPT368",
1512 "HPT370", "HPT370A", "HPT372",
1513 "HPT372N" };
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001514 static struct hpt_info *info[] = { &hpt36x, &hpt36x, &hpt36x,
1515 &hpt370, &hpt370a, &hpt372,
1516 &hpt372n };
Linus Torvalds1da177e2005-04-16 15:20:36 -07001517
1518 if (PCI_FUNC(dev->devfn) & 1)
1519 return -ENODEV;
1520
Sergei Shtylyove139b0b2007-02-07 18:17:37 +01001521 pci_read_config_byte(dev, PCI_REVISION_ID, &rev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001522
Sergei Shtylyov90778572007-02-07 18:17:51 +01001523 if (rev > 6)
Sergei Shtylyove139b0b2007-02-07 18:17:37 +01001524 rev = 6;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001525
Sergei Shtylyov90778572007-02-07 18:17:51 +01001526 d->name = chipset_names[rev];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001527
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001528 pci_set_drvdata(dev, info[rev]);
1529
Sergei Shtylyov90778572007-02-07 18:17:51 +01001530 if (rev > 2)
1531 goto init_single;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001532
Sergei Shtylyovfdb0d722007-05-05 22:03:51 +02001533 /*
1534 * HPT36x chips are single channel and
1535 * do not seem to have the channel enable bit...
1536 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001537 d->channels = 1;
Sergei Shtylyovfdb0d722007-05-05 22:03:51 +02001538 d->enablebits[0].reg = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001539
Sergei Shtylyovb4586712007-02-07 18:17:54 +01001540 if ((dev2 = pci_get_slot(dev->bus, dev->devfn + 1)) != NULL) {
1541 u8 pin1 = 0, pin2 = 0;
1542 int ret;
1543
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001544 pci_set_drvdata(dev2, info[rev]);
1545
Sergei Shtylyovb4586712007-02-07 18:17:54 +01001546 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin1);
1547 pci_read_config_byte(dev2, PCI_INTERRUPT_PIN, &pin2);
1548 if (pin1 != pin2 && dev->irq == dev2->irq) {
1549 d->bootable = ON_BOARD;
1550 printk("%s: onboard version of chipset, pin1=%d pin2=%d\n",
1551 d->name, pin1, pin2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001552 }
Sergei Shtylyovb4586712007-02-07 18:17:54 +01001553 ret = ide_setup_pci_devices(dev, dev2, d);
1554 if (ret < 0)
1555 pci_dev_put(dev2);
1556 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001557 }
1558init_single:
1559 return ide_setup_pci_device(dev, d);
1560}
1561
1562static ide_pci_device_t hpt366_chipsets[] __devinitdata = {
1563 { /* 0 */
1564 .name = "HPT366",
1565 .init_setup = init_setup_hpt366,
1566 .init_chipset = init_chipset_hpt366,
1567 .init_hwif = init_hwif_hpt366,
1568 .init_dma = init_dma_hpt366,
1569 .channels = 2,
1570 .autodma = AUTODMA,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001571 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
Linus Torvalds1da177e2005-04-16 15:20:36 -07001572 .bootable = OFF_BOARD,
1573 .extra = 240
1574 },{ /* 1 */
1575 .name = "HPT372A",
Sergei Shtylyov90778572007-02-07 18:17:51 +01001576 .init_setup = init_setup_hpt372a,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001577 .init_chipset = init_chipset_hpt366,
1578 .init_hwif = init_hwif_hpt366,
1579 .init_dma = init_dma_hpt366,
1580 .channels = 2,
1581 .autodma = AUTODMA,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001582 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
Linus Torvalds1da177e2005-04-16 15:20:36 -07001583 .bootable = OFF_BOARD,
Sergei Shtylyov90778572007-02-07 18:17:51 +01001584 .extra = 240
Linus Torvalds1da177e2005-04-16 15:20:36 -07001585 },{ /* 2 */
1586 .name = "HPT302",
Sergei Shtylyov90778572007-02-07 18:17:51 +01001587 .init_setup = init_setup_hpt302,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001588 .init_chipset = init_chipset_hpt366,
1589 .init_hwif = init_hwif_hpt366,
1590 .init_dma = init_dma_hpt366,
1591 .channels = 2,
1592 .autodma = AUTODMA,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001593 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
Linus Torvalds1da177e2005-04-16 15:20:36 -07001594 .bootable = OFF_BOARD,
Sergei Shtylyov90778572007-02-07 18:17:51 +01001595 .extra = 240
Linus Torvalds1da177e2005-04-16 15:20:36 -07001596 },{ /* 3 */
1597 .name = "HPT371",
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001598 .init_setup = init_setup_hpt371,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001599 .init_chipset = init_chipset_hpt366,
1600 .init_hwif = init_hwif_hpt366,
1601 .init_dma = init_dma_hpt366,
1602 .channels = 2,
1603 .autodma = AUTODMA,
Sergei Shtylyov836c0062006-12-13 00:35:47 -08001604 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
Linus Torvalds1da177e2005-04-16 15:20:36 -07001605 .bootable = OFF_BOARD,
Sergei Shtylyov90778572007-02-07 18:17:51 +01001606 .extra = 240
Linus Torvalds1da177e2005-04-16 15:20:36 -07001607 },{ /* 4 */
1608 .name = "HPT374",
1609 .init_setup = init_setup_hpt374,
1610 .init_chipset = init_chipset_hpt366,
1611 .init_hwif = init_hwif_hpt366,
1612 .init_dma = init_dma_hpt366,
1613 .channels = 2, /* 4 */
1614 .autodma = AUTODMA,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001615 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
Linus Torvalds1da177e2005-04-16 15:20:36 -07001616 .bootable = OFF_BOARD,
Sergei Shtylyov90778572007-02-07 18:17:51 +01001617 .extra = 240
Linus Torvalds1da177e2005-04-16 15:20:36 -07001618 },{ /* 5 */
1619 .name = "HPT372N",
Sergei Shtylyov90778572007-02-07 18:17:51 +01001620 .init_setup = init_setup_hpt372n,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001621 .init_chipset = init_chipset_hpt366,
Linus Torvalds1da177e2005-04-16 15:20:36 -07001622 .init_hwif = init_hwif_hpt366,
1623 .init_dma = init_dma_hpt366,
1624 .channels = 2, /* 4 */
1625 .autodma = AUTODMA,
Sergei Shtylyov7b73ee02007-02-07 18:18:16 +01001626 .enablebits = {{0x50,0x04,0x04}, {0x54,0x04,0x04}},
Linus Torvalds1da177e2005-04-16 15:20:36 -07001627 .bootable = OFF_BOARD,
Sergei Shtylyov90778572007-02-07 18:17:51 +01001628 .extra = 240
Linus Torvalds1da177e2005-04-16 15:20:36 -07001629 }
1630};
1631
1632/**
1633 * hpt366_init_one - called when an HPT366 is found
1634 * @dev: the hpt366 device
1635 * @id: the matching pci id
1636 *
1637 * Called when the PCI registration layer (or the IDE initialization)
1638 * finds a device matching our IDE device tables.
Sergei Shtylyov73d1dd92006-12-13 00:35:51 -08001639 *
1640 * NOTE: since we'll have to modify some fields of the ide_pci_device_t
1641 * structure depending on the chip's revision, we'd better pass a local
1642 * copy down the call chain...
Linus Torvalds1da177e2005-04-16 15:20:36 -07001643 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001644static int __devinit hpt366_init_one(struct pci_dev *dev, const struct pci_device_id *id)
1645{
Sergei Shtylyov73d1dd92006-12-13 00:35:51 -08001646 ide_pci_device_t d = hpt366_chipsets[id->driver_data];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001647
Sergei Shtylyov73d1dd92006-12-13 00:35:51 -08001648 return d.init_setup(dev, &d);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001649}
1650
1651static struct pci_device_id hpt366_pci_tbl[] = {
1652 { PCI_VENDOR_ID_TTI, PCI_DEVICE_ID_TTI_HPT366, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
1653 { PCI_VENDOR_ID_TTI, PCI_DEVICE_ID_TTI_HPT372, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 1},
1654 { PCI_VENDOR_ID_TTI, PCI_DEVICE_ID_TTI_HPT302, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 2},
1655 { PCI_VENDOR_ID_TTI, PCI_DEVICE_ID_TTI_HPT371, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 3},
1656 { PCI_VENDOR_ID_TTI, PCI_DEVICE_ID_TTI_HPT374, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 4},
1657 { PCI_VENDOR_ID_TTI, PCI_DEVICE_ID_TTI_HPT372N, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 5},
1658 { 0, },
1659};
1660MODULE_DEVICE_TABLE(pci, hpt366_pci_tbl);
1661
1662static struct pci_driver driver = {
1663 .name = "HPT366_IDE",
1664 .id_table = hpt366_pci_tbl,
1665 .probe = hpt366_init_one,
1666};
1667
Bartlomiej Zolnierkiewicz82ab1ee2007-01-27 13:46:56 +01001668static int __init hpt366_ide_init(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001669{
1670 return ide_pci_register_driver(&driver);
1671}
1672
1673module_init(hpt366_ide_init);
1674
1675MODULE_AUTHOR("Andre Hedrick");
1676MODULE_DESCRIPTION("PCI driver module for Highpoint HPT366 IDE");
1677MODULE_LICENSE("GPL");