blob: bf2fbaad5e2295a2417c26ef1224ea8a51e8238e [file] [log] [blame]
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001/*
2 * Copyright (c) 2006, Intel Corporation.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
13 * You should have received a copy of the GNU General Public License along with
14 * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
15 * Place - Suite 330, Boston, MA 02111-1307 USA.
16 *
mark gross98bcef52008-02-23 15:23:35 -080017 * Copyright (C) 2006-2008 Intel Corporation
18 * Author: Ashok Raj <ashok.raj@intel.com>
19 * Author: Shaohua Li <shaohua.li@intel.com>
20 * Author: Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>
Fenghua Yu5b6985c2008-10-16 18:02:32 -070021 * Author: Fenghua Yu <fenghua.yu@intel.com>
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -070022 */
23
24#include <linux/init.h>
25#include <linux/bitmap.h>
mark gross5e0d2a62008-03-04 15:22:08 -080026#include <linux/debugfs.h>
Paul Gortmaker54485c32011-10-29 10:26:25 -040027#include <linux/export.h>
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -070028#include <linux/slab.h>
29#include <linux/irq.h>
30#include <linux/interrupt.h>
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -070031#include <linux/spinlock.h>
32#include <linux/pci.h>
33#include <linux/dmar.h>
34#include <linux/dma-mapping.h>
35#include <linux/mempool.h>
mark gross5e0d2a62008-03-04 15:22:08 -080036#include <linux/timer.h>
Kay, Allen M38717942008-09-09 18:37:29 +030037#include <linux/iova.h>
Joerg Roedel5d450802008-12-03 14:52:32 +010038#include <linux/iommu.h>
Kay, Allen M38717942008-09-09 18:37:29 +030039#include <linux/intel-iommu.h>
Rafael J. Wysocki134fac32011-03-23 22:16:14 +010040#include <linux/syscore_ops.h>
Shane Wang69575d32009-09-01 18:25:07 -070041#include <linux/tboot.h>
Stephen Rothwelladb2fe02009-08-31 15:24:23 +100042#include <linux/dmi.h>
Joerg Roedel5cdede22011-04-04 15:55:18 +020043#include <linux/pci-ats.h>
Tejun Heo0ee332c2011-12-08 10:22:09 -080044#include <linux/memblock.h>
Suresh Siddha8a8f4222012-03-30 11:47:08 -070045#include <asm/irq_remapping.h>
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -070046#include <asm/cacheflush.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090047#include <asm/iommu.h>
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -070048
Fenghua Yu5b6985c2008-10-16 18:02:32 -070049#define ROOT_SIZE VTD_PAGE_SIZE
50#define CONTEXT_SIZE VTD_PAGE_SIZE
51
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -070052#define IS_GFX_DEVICE(pdev) ((pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY)
53#define IS_ISA_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA)
David Woodhousee0fc7e0b2009-09-30 09:12:17 -070054#define IS_AZALIA(pdev) ((pdev)->vendor == 0x8086 && (pdev)->device == 0x3a3e)
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -070055
56#define IOAPIC_RANGE_START (0xfee00000)
57#define IOAPIC_RANGE_END (0xfeefffff)
58#define IOVA_START_ADDR (0x1000)
59
60#define DEFAULT_DOMAIN_ADDRESS_WIDTH 48
61
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -070062#define MAX_AGAW_WIDTH 64
63
David Woodhouse2ebe3152009-09-19 07:34:04 -070064#define __DOMAIN_MAX_PFN(gaw) ((((uint64_t)1) << (gaw-VTD_PAGE_SHIFT)) - 1)
65#define __DOMAIN_MAX_ADDR(gaw) ((((uint64_t)1) << gaw) - 1)
66
67/* We limit DOMAIN_MAX_PFN to fit in an unsigned long, and DOMAIN_MAX_ADDR
68 to match. That way, we can use 'unsigned long' for PFNs with impunity. */
69#define DOMAIN_MAX_PFN(gaw) ((unsigned long) min_t(uint64_t, \
70 __DOMAIN_MAX_PFN(gaw), (unsigned long)-1))
71#define DOMAIN_MAX_ADDR(gaw) (((uint64_t)__DOMAIN_MAX_PFN(gaw)) << VTD_PAGE_SHIFT)
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -070072
Mark McLoughlinf27be032008-11-20 15:49:43 +000073#define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
Yang Hongyang284901a2009-04-06 19:01:15 -070074#define DMA_32BIT_PFN IOVA_PFN(DMA_BIT_MASK(32))
Yang Hongyang6a355282009-04-06 19:01:13 -070075#define DMA_64BIT_PFN IOVA_PFN(DMA_BIT_MASK(64))
mark gross5e0d2a62008-03-04 15:22:08 -080076
Andrew Mortondf08cdc2010-09-22 13:05:11 -070077/* page table handling */
78#define LEVEL_STRIDE (9)
79#define LEVEL_MASK (((u64)1 << LEVEL_STRIDE) - 1)
80
Ohad Ben-Cohen6d1c56a2011-11-10 11:32:30 +020081/*
82 * This bitmap is used to advertise the page sizes our hardware support
83 * to the IOMMU core, which will then use this information to split
84 * physically contiguous memory regions it is mapping into page sizes
85 * that we support.
86 *
87 * Traditionally the IOMMU core just handed us the mappings directly,
88 * after making sure the size is an order of a 4KiB page and that the
89 * mapping has natural alignment.
90 *
91 * To retain this behavior, we currently advertise that we support
92 * all page sizes that are an order of 4KiB.
93 *
94 * If at some point we'd like to utilize the IOMMU core's new behavior,
95 * we could change this to advertise the real page sizes we support.
96 */
97#define INTEL_IOMMU_PGSIZES (~0xFFFUL)
98
Andrew Mortondf08cdc2010-09-22 13:05:11 -070099static inline int agaw_to_level(int agaw)
100{
101 return agaw + 2;
102}
103
104static inline int agaw_to_width(int agaw)
105{
106 return 30 + agaw * LEVEL_STRIDE;
107}
108
109static inline int width_to_agaw(int width)
110{
111 return (width - 30) / LEVEL_STRIDE;
112}
113
114static inline unsigned int level_to_offset_bits(int level)
115{
116 return (level - 1) * LEVEL_STRIDE;
117}
118
119static inline int pfn_level_offset(unsigned long pfn, int level)
120{
121 return (pfn >> level_to_offset_bits(level)) & LEVEL_MASK;
122}
123
124static inline unsigned long level_mask(int level)
125{
126 return -1UL << level_to_offset_bits(level);
127}
128
129static inline unsigned long level_size(int level)
130{
131 return 1UL << level_to_offset_bits(level);
132}
133
134static inline unsigned long align_to_level(unsigned long pfn, int level)
135{
136 return (pfn + level_size(level) - 1) & level_mask(level);
137}
David Woodhousefd18de52009-05-10 23:57:41 +0100138
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100139static inline unsigned long lvl_to_nr_pages(unsigned int lvl)
140{
141 return 1 << ((lvl - 1) * LEVEL_STRIDE);
142}
143
David Woodhousedd4e8312009-06-27 16:21:20 +0100144/* VT-d pages must always be _smaller_ than MM pages. Otherwise things
145 are never going to work. */
146static inline unsigned long dma_to_mm_pfn(unsigned long dma_pfn)
147{
148 return dma_pfn >> (PAGE_SHIFT - VTD_PAGE_SHIFT);
149}
150
151static inline unsigned long mm_to_dma_pfn(unsigned long mm_pfn)
152{
153 return mm_pfn << (PAGE_SHIFT - VTD_PAGE_SHIFT);
154}
155static inline unsigned long page_to_dma_pfn(struct page *pg)
156{
157 return mm_to_dma_pfn(page_to_pfn(pg));
158}
159static inline unsigned long virt_to_dma_pfn(void *p)
160{
161 return page_to_dma_pfn(virt_to_page(p));
162}
163
Weidong Hand9630fe2008-12-08 11:06:32 +0800164/* global iommu list, set NULL for ignored DMAR units */
165static struct intel_iommu **g_iommus;
166
David Woodhousee0fc7e0b2009-09-30 09:12:17 -0700167static void __init check_tylersburg_isoch(void);
David Woodhouse9af88142009-02-13 23:18:03 +0000168static int rwbf_quirk;
169
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000170/*
Joseph Cihulab7792602011-05-03 00:08:37 -0700171 * set to 1 to panic kernel if can't successfully enable VT-d
172 * (used when kernel is launched w/ TXT)
173 */
174static int force_on = 0;
175
176/*
Mark McLoughlin46b08e12008-11-20 15:49:44 +0000177 * 0: Present
178 * 1-11: Reserved
179 * 12-63: Context Ptr (12 - (haw-1))
180 * 64-127: Reserved
181 */
182struct root_entry {
183 u64 val;
184 u64 rsvd1;
185};
186#define ROOT_ENTRY_NR (VTD_PAGE_SIZE/sizeof(struct root_entry))
187static inline bool root_present(struct root_entry *root)
188{
189 return (root->val & 1);
190}
191static inline void set_root_present(struct root_entry *root)
192{
193 root->val |= 1;
194}
195static inline void set_root_value(struct root_entry *root, unsigned long value)
196{
197 root->val |= value & VTD_PAGE_MASK;
198}
199
200static inline struct context_entry *
201get_context_addr_from_root(struct root_entry *root)
202{
203 return (struct context_entry *)
204 (root_present(root)?phys_to_virt(
205 root->val & VTD_PAGE_MASK) :
206 NULL);
207}
208
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000209/*
210 * low 64 bits:
211 * 0: present
212 * 1: fault processing disable
213 * 2-3: translation type
214 * 12-63: address space root
215 * high 64 bits:
216 * 0-2: address width
217 * 3-6: aval
218 * 8-23: domain id
219 */
220struct context_entry {
221 u64 lo;
222 u64 hi;
223};
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000224
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000225static inline bool context_present(struct context_entry *context)
226{
227 return (context->lo & 1);
228}
229static inline void context_set_present(struct context_entry *context)
230{
231 context->lo |= 1;
232}
233
234static inline void context_set_fault_enable(struct context_entry *context)
235{
236 context->lo &= (((u64)-1) << 2) | 1;
237}
238
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000239static inline void context_set_translation_type(struct context_entry *context,
240 unsigned long value)
241{
242 context->lo &= (((u64)-1) << 4) | 3;
243 context->lo |= (value & 3) << 2;
244}
245
246static inline void context_set_address_root(struct context_entry *context,
247 unsigned long value)
248{
249 context->lo |= value & VTD_PAGE_MASK;
250}
251
252static inline void context_set_address_width(struct context_entry *context,
253 unsigned long value)
254{
255 context->hi |= value & 7;
256}
257
258static inline void context_set_domain_id(struct context_entry *context,
259 unsigned long value)
260{
261 context->hi |= (value & ((1 << 16) - 1)) << 8;
262}
263
264static inline void context_clear_entry(struct context_entry *context)
265{
266 context->lo = 0;
267 context->hi = 0;
268}
Mark McLoughlin7a8fc252008-11-20 15:49:45 +0000269
Mark McLoughlin622ba122008-11-20 15:49:46 +0000270/*
271 * 0: readable
272 * 1: writable
273 * 2-6: reserved
274 * 7: super page
Sheng Yang9cf066972009-03-18 15:33:07 +0800275 * 8-10: available
276 * 11: snoop behavior
Mark McLoughlin622ba122008-11-20 15:49:46 +0000277 * 12-63: Host physcial address
278 */
279struct dma_pte {
280 u64 val;
281};
Mark McLoughlin622ba122008-11-20 15:49:46 +0000282
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000283static inline void dma_clear_pte(struct dma_pte *pte)
284{
285 pte->val = 0;
286}
287
288static inline void dma_set_pte_readable(struct dma_pte *pte)
289{
290 pte->val |= DMA_PTE_READ;
291}
292
293static inline void dma_set_pte_writable(struct dma_pte *pte)
294{
295 pte->val |= DMA_PTE_WRITE;
296}
297
Sheng Yang9cf066972009-03-18 15:33:07 +0800298static inline void dma_set_pte_snp(struct dma_pte *pte)
299{
300 pte->val |= DMA_PTE_SNP;
301}
302
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000303static inline void dma_set_pte_prot(struct dma_pte *pte, unsigned long prot)
304{
305 pte->val = (pte->val & ~3) | (prot & 3);
306}
307
308static inline u64 dma_pte_addr(struct dma_pte *pte)
309{
David Woodhousec85994e2009-07-01 19:21:24 +0100310#ifdef CONFIG_64BIT
311 return pte->val & VTD_PAGE_MASK;
312#else
313 /* Must have a full atomic 64-bit read */
David Woodhouse1a8bd482010-08-10 01:38:53 +0100314 return __cmpxchg64(&pte->val, 0ULL, 0ULL) & VTD_PAGE_MASK;
David Woodhousec85994e2009-07-01 19:21:24 +0100315#endif
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000316}
317
David Woodhousedd4e8312009-06-27 16:21:20 +0100318static inline void dma_set_pte_pfn(struct dma_pte *pte, unsigned long pfn)
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000319{
David Woodhousedd4e8312009-06-27 16:21:20 +0100320 pte->val |= (uint64_t)pfn << VTD_PAGE_SHIFT;
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000321}
322
323static inline bool dma_pte_present(struct dma_pte *pte)
324{
325 return (pte->val & 3) != 0;
326}
Mark McLoughlin622ba122008-11-20 15:49:46 +0000327
Allen Kay4399c8b2011-10-14 12:32:46 -0700328static inline bool dma_pte_superpage(struct dma_pte *pte)
329{
330 return (pte->val & (1 << 7));
331}
332
David Woodhouse75e6bf92009-07-02 11:21:16 +0100333static inline int first_pte_in_page(struct dma_pte *pte)
334{
335 return !((unsigned long)pte & ~VTD_PAGE_MASK);
336}
337
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700338/*
339 * This domain is a statically identity mapping domain.
340 * 1. This domain creats a static 1:1 mapping to all usable memory.
341 * 2. It maps to each iommu if successful.
342 * 3. Each iommu mapps to this domain if successful.
343 */
David Woodhouse19943b02009-08-04 16:19:20 +0100344static struct dmar_domain *si_domain;
345static int hw_pass_through = 1;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700346
Weidong Han3b5410e2008-12-08 09:17:15 +0800347/* devices under the same p2p bridge are owned in one domain */
Mike Daycdc7b832008-12-12 17:16:30 +0100348#define DOMAIN_FLAG_P2P_MULTIPLE_DEVICES (1 << 0)
Weidong Han3b5410e2008-12-08 09:17:15 +0800349
Weidong Han1ce28fe2008-12-08 16:35:39 +0800350/* domain represents a virtual machine, more than one devices
351 * across iommus may be owned in one domain, e.g. kvm guest.
352 */
353#define DOMAIN_FLAG_VIRTUAL_MACHINE (1 << 1)
354
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700355/* si_domain contains mulitple devices */
356#define DOMAIN_FLAG_STATIC_IDENTITY (1 << 2)
357
Mike Travis1b198bb2012-03-05 15:05:16 -0800358/* define the limit of IOMMUs supported in each domain */
359#ifdef CONFIG_X86
360# define IOMMU_UNITS_SUPPORTED MAX_IO_APICS
361#else
362# define IOMMU_UNITS_SUPPORTED 64
363#endif
364
Mark McLoughlin99126f72008-11-20 15:49:47 +0000365struct dmar_domain {
366 int id; /* domain id */
Suresh Siddha4c923d42009-10-02 11:01:24 -0700367 int nid; /* node id */
Mike Travis1b198bb2012-03-05 15:05:16 -0800368 DECLARE_BITMAP(iommu_bmp, IOMMU_UNITS_SUPPORTED);
369 /* bitmap of iommus this domain uses*/
Mark McLoughlin99126f72008-11-20 15:49:47 +0000370
371 struct list_head devices; /* all devices' list */
372 struct iova_domain iovad; /* iova's that belong to this domain */
373
374 struct dma_pte *pgd; /* virtual address */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000375 int gaw; /* max guest address width */
376
377 /* adjusted guest address width, 0 is level 2 30-bit */
378 int agaw;
379
Weidong Han3b5410e2008-12-08 09:17:15 +0800380 int flags; /* flags to find out type of domain */
Weidong Han8e6040972008-12-08 15:49:06 +0800381
382 int iommu_coherency;/* indicate coherency of iommu access */
Sheng Yang58c610b2009-03-18 15:33:05 +0800383 int iommu_snooping; /* indicate snooping control feature*/
Weidong Hanc7151a82008-12-08 22:51:37 +0800384 int iommu_count; /* reference count of iommu */
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100385 int iommu_superpage;/* Level of superpages supported:
386 0 == 4KiB (no superpages), 1 == 2MiB,
387 2 == 1GiB, 3 == 512GiB, 4 == 1TiB */
Weidong Hanc7151a82008-12-08 22:51:37 +0800388 spinlock_t iommu_lock; /* protect iommu set in domain */
Weidong Hanfe40f1e2008-12-08 23:10:23 +0800389 u64 max_addr; /* maximum mapped address */
Mark McLoughlin99126f72008-11-20 15:49:47 +0000390};
391
Mark McLoughlina647dacb2008-11-20 15:49:48 +0000392/* PCI domain-device relationship */
393struct device_domain_info {
394 struct list_head link; /* link to domain siblings */
395 struct list_head global; /* link to global list */
David Woodhouse276dbf992009-04-04 01:45:37 +0100396 int segment; /* PCI domain */
397 u8 bus; /* PCI bus number */
Mark McLoughlina647dacb2008-11-20 15:49:48 +0000398 u8 devfn; /* PCI devfn number */
Stefan Assmann45e829e2009-12-03 06:49:24 -0500399 struct pci_dev *dev; /* it's NULL for PCIe-to-PCI bridge */
Yu Zhao93a23a72009-05-18 13:51:37 +0800400 struct intel_iommu *iommu; /* IOMMU used by this device */
Mark McLoughlina647dacb2008-11-20 15:49:48 +0000401 struct dmar_domain *domain; /* pointer to domain */
402};
403
mark gross5e0d2a62008-03-04 15:22:08 -0800404static void flush_unmaps_timeout(unsigned long data);
405
406DEFINE_TIMER(unmap_timer, flush_unmaps_timeout, 0, 0);
407
mark gross80b20dd2008-04-18 13:53:58 -0700408#define HIGH_WATER_MARK 250
409struct deferred_flush_tables {
410 int next;
411 struct iova *iova[HIGH_WATER_MARK];
412 struct dmar_domain *domain[HIGH_WATER_MARK];
413};
414
415static struct deferred_flush_tables *deferred_flush;
416
mark gross5e0d2a62008-03-04 15:22:08 -0800417/* bitmap for indexing intel_iommus */
mark gross5e0d2a62008-03-04 15:22:08 -0800418static int g_num_of_iommus;
419
420static DEFINE_SPINLOCK(async_umap_flush_lock);
421static LIST_HEAD(unmaps_to_do);
422
423static int timer_on;
424static long list_size;
mark gross5e0d2a62008-03-04 15:22:08 -0800425
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -0700426static void domain_remove_dev_info(struct dmar_domain *domain);
427
Suresh Siddhad3f13812011-08-23 17:05:25 -0700428#ifdef CONFIG_INTEL_IOMMU_DEFAULT_ON
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800429int dmar_disabled = 0;
430#else
431int dmar_disabled = 1;
Suresh Siddhad3f13812011-08-23 17:05:25 -0700432#endif /*CONFIG_INTEL_IOMMU_DEFAULT_ON*/
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800433
Eugeni Dodonov8bc1f852011-11-23 16:42:14 -0200434int intel_iommu_enabled = 0;
435EXPORT_SYMBOL_GPL(intel_iommu_enabled);
436
David Woodhouse2d9e6672010-06-15 10:57:57 +0100437static int dmar_map_gfx = 1;
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700438static int dmar_forcedac;
mark gross5e0d2a62008-03-04 15:22:08 -0800439static int intel_iommu_strict;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100440static int intel_iommu_superpage = 1;
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -0700441
David Woodhousec0771df2011-10-14 20:59:46 +0100442int intel_iommu_gfx_mapped;
443EXPORT_SYMBOL_GPL(intel_iommu_gfx_mapped);
444
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -0700445#define DUMMY_DEVICE_DOMAIN_INFO ((struct device_domain_info *)(-1))
446static DEFINE_SPINLOCK(device_domain_lock);
447static LIST_HEAD(device_domain_list);
448
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +0100449static struct iommu_ops intel_iommu_ops;
450
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -0700451static int __init intel_iommu_setup(char *str)
452{
453 if (!str)
454 return -EINVAL;
455 while (*str) {
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800456 if (!strncmp(str, "on", 2)) {
457 dmar_disabled = 0;
458 printk(KERN_INFO "Intel-IOMMU: enabled\n");
459 } else if (!strncmp(str, "off", 3)) {
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -0700460 dmar_disabled = 1;
Kyle McMartin0cd5c3c2009-02-04 14:29:19 -0800461 printk(KERN_INFO "Intel-IOMMU: disabled\n");
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -0700462 } else if (!strncmp(str, "igfx_off", 8)) {
463 dmar_map_gfx = 0;
464 printk(KERN_INFO
465 "Intel-IOMMU: disable GFX device mapping\n");
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700466 } else if (!strncmp(str, "forcedac", 8)) {
mark gross5e0d2a62008-03-04 15:22:08 -0800467 printk(KERN_INFO
Keshavamurthy, Anil S7d3b03c2007-10-21 16:41:53 -0700468 "Intel-IOMMU: Forcing DAC for PCI devices\n");
469 dmar_forcedac = 1;
mark gross5e0d2a62008-03-04 15:22:08 -0800470 } else if (!strncmp(str, "strict", 6)) {
471 printk(KERN_INFO
472 "Intel-IOMMU: disable batched IOTLB flush\n");
473 intel_iommu_strict = 1;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100474 } else if (!strncmp(str, "sp_off", 6)) {
475 printk(KERN_INFO
476 "Intel-IOMMU: disable supported super page\n");
477 intel_iommu_superpage = 0;
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -0700478 }
479
480 str += strcspn(str, ",");
481 while (*str == ',')
482 str++;
483 }
484 return 0;
485}
486__setup("intel_iommu=", intel_iommu_setup);
487
488static struct kmem_cache *iommu_domain_cache;
489static struct kmem_cache *iommu_devinfo_cache;
490static struct kmem_cache *iommu_iova_cache;
491
Suresh Siddha4c923d42009-10-02 11:01:24 -0700492static inline void *alloc_pgtable_page(int node)
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700493{
Suresh Siddha4c923d42009-10-02 11:01:24 -0700494 struct page *page;
495 void *vaddr = NULL;
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700496
Suresh Siddha4c923d42009-10-02 11:01:24 -0700497 page = alloc_pages_node(node, GFP_ATOMIC | __GFP_ZERO, 0);
498 if (page)
499 vaddr = page_address(page);
Keshavamurthy, Anil Seb3fa7c2007-10-21 16:41:52 -0700500 return vaddr;
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -0700501}
502
503static inline void free_pgtable_page(void *vaddr)
504{
505 free_page((unsigned long)vaddr);
506}
507
508static inline void *alloc_domain_mem(void)
509{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900510 return kmem_cache_alloc(iommu_domain_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -0700511}
512
Kay, Allen M38717942008-09-09 18:37:29 +0300513static void free_domain_mem(void *vaddr)
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -0700514{
515 kmem_cache_free(iommu_domain_cache, vaddr);
516}
517
518static inline void * alloc_devinfo_mem(void)
519{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900520 return kmem_cache_alloc(iommu_devinfo_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -0700521}
522
523static inline void free_devinfo_mem(void *vaddr)
524{
525 kmem_cache_free(iommu_devinfo_cache, vaddr);
526}
527
528struct iova *alloc_iova_mem(void)
529{
KOSAKI Motohiro354bb652009-11-17 16:21:09 +0900530 return kmem_cache_alloc(iommu_iova_cache, GFP_ATOMIC);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -0700531}
532
533void free_iova_mem(struct iova *iova)
534{
535 kmem_cache_free(iommu_iova_cache, iova);
536}
537
Weidong Han1b573682008-12-08 15:34:06 +0800538
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700539static int __iommu_calculate_agaw(struct intel_iommu *iommu, int max_gaw)
Weidong Han1b573682008-12-08 15:34:06 +0800540{
541 unsigned long sagaw;
542 int agaw = -1;
543
544 sagaw = cap_sagaw(iommu->cap);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700545 for (agaw = width_to_agaw(max_gaw);
Weidong Han1b573682008-12-08 15:34:06 +0800546 agaw >= 0; agaw--) {
547 if (test_bit(agaw, &sagaw))
548 break;
549 }
550
551 return agaw;
552}
553
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -0700554/*
555 * Calculate max SAGAW for each iommu.
556 */
557int iommu_calculate_max_sagaw(struct intel_iommu *iommu)
558{
559 return __iommu_calculate_agaw(iommu, MAX_AGAW_WIDTH);
560}
561
562/*
563 * calculate agaw for each iommu.
564 * "SAGAW" may be different across iommus, use a default agaw, and
565 * get a supported less agaw for iommus that don't support the default agaw.
566 */
567int iommu_calculate_agaw(struct intel_iommu *iommu)
568{
569 return __iommu_calculate_agaw(iommu, DEFAULT_DOMAIN_ADDRESS_WIDTH);
570}
571
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700572/* This functionin only returns single iommu in a domain */
Weidong Han8c11e792008-12-08 15:29:22 +0800573static struct intel_iommu *domain_get_iommu(struct dmar_domain *domain)
574{
575 int iommu_id;
576
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700577 /* si_domain and vm domain should not get here. */
Weidong Han1ce28fe2008-12-08 16:35:39 +0800578 BUG_ON(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -0700579 BUG_ON(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY);
Weidong Han1ce28fe2008-12-08 16:35:39 +0800580
Mike Travis1b198bb2012-03-05 15:05:16 -0800581 iommu_id = find_first_bit(domain->iommu_bmp, g_num_of_iommus);
Weidong Han8c11e792008-12-08 15:29:22 +0800582 if (iommu_id < 0 || iommu_id >= g_num_of_iommus)
583 return NULL;
584
585 return g_iommus[iommu_id];
586}
587
Weidong Han8e6040972008-12-08 15:49:06 +0800588static void domain_update_iommu_coherency(struct dmar_domain *domain)
589{
590 int i;
591
592 domain->iommu_coherency = 1;
593
Mike Travis1b198bb2012-03-05 15:05:16 -0800594 for_each_set_bit(i, domain->iommu_bmp, g_num_of_iommus) {
Weidong Han8e6040972008-12-08 15:49:06 +0800595 if (!ecap_coherent(g_iommus[i]->ecap)) {
596 domain->iommu_coherency = 0;
597 break;
598 }
Weidong Han8e6040972008-12-08 15:49:06 +0800599 }
600}
601
Sheng Yang58c610b2009-03-18 15:33:05 +0800602static void domain_update_iommu_snooping(struct dmar_domain *domain)
603{
604 int i;
605
606 domain->iommu_snooping = 1;
607
Mike Travis1b198bb2012-03-05 15:05:16 -0800608 for_each_set_bit(i, domain->iommu_bmp, g_num_of_iommus) {
Sheng Yang58c610b2009-03-18 15:33:05 +0800609 if (!ecap_sc_support(g_iommus[i]->ecap)) {
610 domain->iommu_snooping = 0;
611 break;
612 }
Sheng Yang58c610b2009-03-18 15:33:05 +0800613 }
614}
615
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100616static void domain_update_iommu_superpage(struct dmar_domain *domain)
617{
Allen Kay8140a952011-10-14 12:32:17 -0700618 struct dmar_drhd_unit *drhd;
619 struct intel_iommu *iommu = NULL;
620 int mask = 0xf;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100621
622 if (!intel_iommu_superpage) {
623 domain->iommu_superpage = 0;
624 return;
625 }
626
Allen Kay8140a952011-10-14 12:32:17 -0700627 /* set iommu_superpage to the smallest common denominator */
628 for_each_active_iommu(iommu, drhd) {
629 mask &= cap_super_page_val(iommu->cap);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100630 if (!mask) {
631 break;
632 }
633 }
634 domain->iommu_superpage = fls(mask);
635}
636
Sheng Yang58c610b2009-03-18 15:33:05 +0800637/* Some capabilities may be different across iommus */
638static void domain_update_iommu_cap(struct dmar_domain *domain)
639{
640 domain_update_iommu_coherency(domain);
641 domain_update_iommu_snooping(domain);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100642 domain_update_iommu_superpage(domain);
Sheng Yang58c610b2009-03-18 15:33:05 +0800643}
644
David Woodhouse276dbf992009-04-04 01:45:37 +0100645static struct intel_iommu *device_to_iommu(int segment, u8 bus, u8 devfn)
Weidong Hanc7151a82008-12-08 22:51:37 +0800646{
647 struct dmar_drhd_unit *drhd = NULL;
648 int i;
649
650 for_each_drhd_unit(drhd) {
651 if (drhd->ignored)
652 continue;
David Woodhouse276dbf992009-04-04 01:45:37 +0100653 if (segment != drhd->segment)
654 continue;
Weidong Hanc7151a82008-12-08 22:51:37 +0800655
David Woodhouse924b6232009-04-04 00:39:25 +0100656 for (i = 0; i < drhd->devices_cnt; i++) {
Dirk Hohndel288e4872009-01-11 15:33:51 +0000657 if (drhd->devices[i] &&
658 drhd->devices[i]->bus->number == bus &&
Weidong Hanc7151a82008-12-08 22:51:37 +0800659 drhd->devices[i]->devfn == devfn)
660 return drhd->iommu;
David Woodhouse4958c5d2009-04-06 13:30:01 -0700661 if (drhd->devices[i] &&
662 drhd->devices[i]->subordinate &&
David Woodhouse924b6232009-04-04 00:39:25 +0100663 drhd->devices[i]->subordinate->number <= bus &&
664 drhd->devices[i]->subordinate->subordinate >= bus)
665 return drhd->iommu;
666 }
Weidong Hanc7151a82008-12-08 22:51:37 +0800667
668 if (drhd->include_all)
669 return drhd->iommu;
670 }
671
672 return NULL;
673}
674
Weidong Han5331fe62008-12-08 23:00:00 +0800675static void domain_flush_cache(struct dmar_domain *domain,
676 void *addr, int size)
677{
678 if (!domain->iommu_coherency)
679 clflush_cache_range(addr, size);
680}
681
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -0700682/* Gets context entry for a given bus and devfn */
683static struct context_entry * device_to_context_entry(struct intel_iommu *iommu,
684 u8 bus, u8 devfn)
685{
686 struct root_entry *root;
687 struct context_entry *context;
688 unsigned long phy_addr;
689 unsigned long flags;
690
691 spin_lock_irqsave(&iommu->lock, flags);
692 root = &iommu->root_entry[bus];
693 context = get_context_addr_from_root(root);
694 if (!context) {
Suresh Siddha4c923d42009-10-02 11:01:24 -0700695 context = (struct context_entry *)
696 alloc_pgtable_page(iommu->node);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -0700697 if (!context) {
698 spin_unlock_irqrestore(&iommu->lock, flags);
699 return NULL;
700 }
Fenghua Yu5b6985c2008-10-16 18:02:32 -0700701 __iommu_flush_cache(iommu, (void *)context, CONTEXT_SIZE);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -0700702 phy_addr = virt_to_phys((void *)context);
703 set_root_value(root, phy_addr);
704 set_root_present(root);
705 __iommu_flush_cache(iommu, root, sizeof(*root));
706 }
707 spin_unlock_irqrestore(&iommu->lock, flags);
708 return &context[devfn];
709}
710
711static int device_context_mapped(struct intel_iommu *iommu, u8 bus, u8 devfn)
712{
713 struct root_entry *root;
714 struct context_entry *context;
715 int ret;
716 unsigned long flags;
717
718 spin_lock_irqsave(&iommu->lock, flags);
719 root = &iommu->root_entry[bus];
720 context = get_context_addr_from_root(root);
721 if (!context) {
722 ret = 0;
723 goto out;
724 }
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000725 ret = context_present(&context[devfn]);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -0700726out:
727 spin_unlock_irqrestore(&iommu->lock, flags);
728 return ret;
729}
730
731static void clear_context_table(struct intel_iommu *iommu, u8 bus, u8 devfn)
732{
733 struct root_entry *root;
734 struct context_entry *context;
735 unsigned long flags;
736
737 spin_lock_irqsave(&iommu->lock, flags);
738 root = &iommu->root_entry[bus];
739 context = get_context_addr_from_root(root);
740 if (context) {
Mark McLoughlinc07e7d22008-11-21 16:54:46 +0000741 context_clear_entry(&context[devfn]);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -0700742 __iommu_flush_cache(iommu, &context[devfn], \
743 sizeof(*context));
744 }
745 spin_unlock_irqrestore(&iommu->lock, flags);
746}
747
748static void free_context_table(struct intel_iommu *iommu)
749{
750 struct root_entry *root;
751 int i;
752 unsigned long flags;
753 struct context_entry *context;
754
755 spin_lock_irqsave(&iommu->lock, flags);
756 if (!iommu->root_entry) {
757 goto out;
758 }
759 for (i = 0; i < ROOT_ENTRY_NR; i++) {
760 root = &iommu->root_entry[i];
761 context = get_context_addr_from_root(root);
762 if (context)
763 free_pgtable_page(context);
764 }
765 free_pgtable_page(iommu->root_entry);
766 iommu->root_entry = NULL;
767out:
768 spin_unlock_irqrestore(&iommu->lock, flags);
769}
770
David Woodhouseb026fd22009-06-28 10:37:25 +0100771static struct dma_pte *pfn_to_dma_pte(struct dmar_domain *domain,
Allen Kay4399c8b2011-10-14 12:32:46 -0700772 unsigned long pfn, int target_level)
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -0700773{
David Woodhouseb026fd22009-06-28 10:37:25 +0100774 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -0700775 struct dma_pte *parent, *pte = NULL;
776 int level = agaw_to_level(domain->agaw);
Allen Kay4399c8b2011-10-14 12:32:46 -0700777 int offset;
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -0700778
779 BUG_ON(!domain->pgd);
David Woodhouseb026fd22009-06-28 10:37:25 +0100780 BUG_ON(addr_width < BITS_PER_LONG && pfn >> addr_width);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -0700781 parent = domain->pgd;
782
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -0700783 while (level > 0) {
784 void *tmp_page;
785
David Woodhouseb026fd22009-06-28 10:37:25 +0100786 offset = pfn_level_offset(pfn, level);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -0700787 pte = &parent[offset];
Allen Kay4399c8b2011-10-14 12:32:46 -0700788 if (!target_level && (dma_pte_superpage(pte) || !dma_pte_present(pte)))
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100789 break;
790 if (level == target_level)
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -0700791 break;
792
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000793 if (!dma_pte_present(pte)) {
David Woodhousec85994e2009-07-01 19:21:24 +0100794 uint64_t pteval;
795
Suresh Siddha4c923d42009-10-02 11:01:24 -0700796 tmp_page = alloc_pgtable_page(domain->nid);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -0700797
David Woodhouse206a73c2009-07-01 19:30:28 +0100798 if (!tmp_page)
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -0700799 return NULL;
David Woodhouse206a73c2009-07-01 19:30:28 +0100800
David Woodhousec85994e2009-07-01 19:21:24 +0100801 domain_flush_cache(domain, tmp_page, VTD_PAGE_SIZE);
Benjamin LaHaise64de5af2009-09-16 21:05:55 -0400802 pteval = ((uint64_t)virt_to_dma_pfn(tmp_page) << VTD_PAGE_SHIFT) | DMA_PTE_READ | DMA_PTE_WRITE;
David Woodhousec85994e2009-07-01 19:21:24 +0100803 if (cmpxchg64(&pte->val, 0ULL, pteval)) {
804 /* Someone else set it while we were thinking; use theirs. */
805 free_pgtable_page(tmp_page);
806 } else {
807 dma_pte_addr(pte);
808 domain_flush_cache(domain, pte, sizeof(*pte));
809 }
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -0700810 }
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000811 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -0700812 level--;
813 }
814
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -0700815 return pte;
816}
817
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100818
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -0700819/* return address's pte at specific level */
David Woodhouse90dcfb52009-06-27 17:14:59 +0100820static struct dma_pte *dma_pfn_level_pte(struct dmar_domain *domain,
821 unsigned long pfn,
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100822 int level, int *large_page)
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -0700823{
824 struct dma_pte *parent, *pte = NULL;
825 int total = agaw_to_level(domain->agaw);
826 int offset;
827
828 parent = domain->pgd;
829 while (level <= total) {
David Woodhouse90dcfb52009-06-27 17:14:59 +0100830 offset = pfn_level_offset(pfn, total);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -0700831 pte = &parent[offset];
832 if (level == total)
833 return pte;
834
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100835 if (!dma_pte_present(pte)) {
836 *large_page = total;
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -0700837 break;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100838 }
839
840 if (pte->val & DMA_PTE_LARGE_PAGE) {
841 *large_page = total;
842 return pte;
843 }
844
Mark McLoughlin19c239c2008-11-21 16:56:53 +0000845 parent = phys_to_virt(dma_pte_addr(pte));
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -0700846 total--;
847 }
848 return NULL;
849}
850
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -0700851/* clear last level pte, a tlb flush should be followed */
Allen Kay292827c2011-10-14 12:31:54 -0700852static int dma_pte_clear_range(struct dmar_domain *domain,
David Woodhouse595badf52009-06-27 22:09:11 +0100853 unsigned long start_pfn,
854 unsigned long last_pfn)
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -0700855{
David Woodhouse04b18e62009-06-27 19:15:01 +0100856 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100857 unsigned int large_page = 1;
David Woodhouse310a5ab2009-06-28 18:52:20 +0100858 struct dma_pte *first_pte, *pte;
Allen Kay292827c2011-10-14 12:31:54 -0700859 int order;
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -0700860
David Woodhouse04b18e62009-06-27 19:15:01 +0100861 BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
David Woodhouse595badf52009-06-27 22:09:11 +0100862 BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
David Woodhouse59c36282009-09-19 07:36:28 -0700863 BUG_ON(start_pfn > last_pfn);
David Woodhouse66eae842009-06-27 19:00:32 +0100864
David Woodhouse04b18e62009-06-27 19:15:01 +0100865 /* we don't need lock here; nobody else touches the iova range */
David Woodhouse59c36282009-09-19 07:36:28 -0700866 do {
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100867 large_page = 1;
868 first_pte = pte = dma_pfn_level_pte(domain, start_pfn, 1, &large_page);
David Woodhouse310a5ab2009-06-28 18:52:20 +0100869 if (!pte) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100870 start_pfn = align_to_level(start_pfn + 1, large_page + 1);
David Woodhouse310a5ab2009-06-28 18:52:20 +0100871 continue;
872 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100873 do {
David Woodhouse310a5ab2009-06-28 18:52:20 +0100874 dma_clear_pte(pte);
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100875 start_pfn += lvl_to_nr_pages(large_page);
David Woodhouse310a5ab2009-06-28 18:52:20 +0100876 pte++;
David Woodhouse75e6bf92009-07-02 11:21:16 +0100877 } while (start_pfn <= last_pfn && !first_pte_in_page(pte));
878
David Woodhouse310a5ab2009-06-28 18:52:20 +0100879 domain_flush_cache(domain, first_pte,
880 (void *)pte - (void *)first_pte);
David Woodhouse59c36282009-09-19 07:36:28 -0700881
882 } while (start_pfn && start_pfn <= last_pfn);
Allen Kay292827c2011-10-14 12:31:54 -0700883
884 order = (large_page - 1) * 9;
885 return order;
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -0700886}
887
888/* free page table pages. last level pte should already be cleared */
889static void dma_pte_free_pagetable(struct dmar_domain *domain,
David Woodhoused794dc92009-06-28 00:27:49 +0100890 unsigned long start_pfn,
891 unsigned long last_pfn)
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -0700892{
David Woodhouse6660c632009-06-27 22:41:00 +0100893 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
David Woodhousef3a0a522009-06-30 03:40:07 +0100894 struct dma_pte *first_pte, *pte;
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -0700895 int total = agaw_to_level(domain->agaw);
896 int level;
David Woodhouse6660c632009-06-27 22:41:00 +0100897 unsigned long tmp;
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100898 int large_page = 2;
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -0700899
David Woodhouse6660c632009-06-27 22:41:00 +0100900 BUG_ON(addr_width < BITS_PER_LONG && start_pfn >> addr_width);
901 BUG_ON(addr_width < BITS_PER_LONG && last_pfn >> addr_width);
David Woodhouse59c36282009-09-19 07:36:28 -0700902 BUG_ON(start_pfn > last_pfn);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -0700903
David Woodhousef3a0a522009-06-30 03:40:07 +0100904 /* We don't need lock here; nobody else touches the iova range */
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -0700905 level = 2;
906 while (level <= total) {
David Woodhouse6660c632009-06-27 22:41:00 +0100907 tmp = align_to_level(start_pfn, level);
908
David Woodhousef3a0a522009-06-30 03:40:07 +0100909 /* If we can't even clear one PTE at this level, we're done */
David Woodhouse6660c632009-06-27 22:41:00 +0100910 if (tmp + level_size(level) - 1 > last_pfn)
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -0700911 return;
912
David Woodhouse59c36282009-09-19 07:36:28 -0700913 do {
Youquan Song6dd9a7c2011-05-25 19:13:49 +0100914 large_page = level;
915 first_pte = pte = dma_pfn_level_pte(domain, tmp, level, &large_page);
916 if (large_page > level)
917 level = large_page + 1;
David Woodhousef3a0a522009-06-30 03:40:07 +0100918 if (!pte) {
919 tmp = align_to_level(tmp + 1, level + 1);
920 continue;
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -0700921 }
David Woodhouse75e6bf92009-07-02 11:21:16 +0100922 do {
David Woodhouse6a43e572009-07-02 12:02:34 +0100923 if (dma_pte_present(pte)) {
924 free_pgtable_page(phys_to_virt(dma_pte_addr(pte)));
925 dma_clear_pte(pte);
926 }
David Woodhousef3a0a522009-06-30 03:40:07 +0100927 pte++;
928 tmp += level_size(level);
David Woodhouse75e6bf92009-07-02 11:21:16 +0100929 } while (!first_pte_in_page(pte) &&
930 tmp + level_size(level) - 1 <= last_pfn);
931
David Woodhousef3a0a522009-06-30 03:40:07 +0100932 domain_flush_cache(domain, first_pte,
933 (void *)pte - (void *)first_pte);
934
David Woodhouse59c36282009-09-19 07:36:28 -0700935 } while (tmp && tmp + level_size(level) - 1 <= last_pfn);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -0700936 level++;
937 }
938 /* free pgd */
David Woodhoused794dc92009-06-28 00:27:49 +0100939 if (start_pfn == 0 && last_pfn == DOMAIN_MAX_PFN(domain->gaw)) {
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -0700940 free_pgtable_page(domain->pgd);
941 domain->pgd = NULL;
942 }
943}
944
945/* iommu handling */
946static int iommu_alloc_root_entry(struct intel_iommu *iommu)
947{
948 struct root_entry *root;
949 unsigned long flags;
950
Suresh Siddha4c923d42009-10-02 11:01:24 -0700951 root = (struct root_entry *)alloc_pgtable_page(iommu->node);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -0700952 if (!root)
953 return -ENOMEM;
954
Fenghua Yu5b6985c2008-10-16 18:02:32 -0700955 __iommu_flush_cache(iommu, root, ROOT_SIZE);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -0700956
957 spin_lock_irqsave(&iommu->lock, flags);
958 iommu->root_entry = root;
959 spin_unlock_irqrestore(&iommu->lock, flags);
960
961 return 0;
962}
963
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -0700964static void iommu_set_root_entry(struct intel_iommu *iommu)
965{
966 void *addr;
David Woodhousec416daa2009-05-10 20:30:58 +0100967 u32 sts;
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -0700968 unsigned long flag;
969
970 addr = iommu->root_entry;
971
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +0200972 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -0700973 dmar_writeq(iommu->reg + DMAR_RTADDR_REG, virt_to_phys(addr));
974
David Woodhousec416daa2009-05-10 20:30:58 +0100975 writel(iommu->gcmd | DMA_GCMD_SRTP, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -0700976
977 /* Make sure hardware complete it */
978 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +0100979 readl, (sts & DMA_GSTS_RTPS), sts);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -0700980
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +0200981 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -0700982}
983
984static void iommu_flush_write_buffer(struct intel_iommu *iommu)
985{
986 u32 val;
987 unsigned long flag;
988
David Woodhouse9af88142009-02-13 23:18:03 +0000989 if (!rwbf_quirk && !cap_rwbf(iommu->cap))
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -0700990 return;
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -0700991
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +0200992 raw_spin_lock_irqsave(&iommu->register_lock, flag);
David Woodhouse462b60f2009-05-10 20:18:18 +0100993 writel(iommu->gcmd | DMA_GCMD_WBF, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -0700994
995 /* Make sure hardware complete it */
996 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +0100997 readl, (!(val & DMA_GSTS_WBFS)), val);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -0700998
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +0200999 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001000}
1001
1002/* return value determine if we need a write buffer flush */
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001003static void __iommu_flush_context(struct intel_iommu *iommu,
1004 u16 did, u16 source_id, u8 function_mask,
1005 u64 type)
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001006{
1007 u64 val = 0;
1008 unsigned long flag;
1009
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001010 switch (type) {
1011 case DMA_CCMD_GLOBAL_INVL:
1012 val = DMA_CCMD_GLOBAL_INVL;
1013 break;
1014 case DMA_CCMD_DOMAIN_INVL:
1015 val = DMA_CCMD_DOMAIN_INVL|DMA_CCMD_DID(did);
1016 break;
1017 case DMA_CCMD_DEVICE_INVL:
1018 val = DMA_CCMD_DEVICE_INVL|DMA_CCMD_DID(did)
1019 | DMA_CCMD_SID(source_id) | DMA_CCMD_FM(function_mask);
1020 break;
1021 default:
1022 BUG();
1023 }
1024 val |= DMA_CCMD_ICC;
1025
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001026 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001027 dmar_writeq(iommu->reg + DMAR_CCMD_REG, val);
1028
1029 /* Make sure hardware complete it */
1030 IOMMU_WAIT_OP(iommu, DMAR_CCMD_REG,
1031 dmar_readq, (!(val & DMA_CCMD_ICC)), val);
1032
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001033 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001034}
1035
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001036/* return value determine if we need a write buffer flush */
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001037static void __iommu_flush_iotlb(struct intel_iommu *iommu, u16 did,
1038 u64 addr, unsigned int size_order, u64 type)
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001039{
1040 int tlb_offset = ecap_iotlb_offset(iommu->ecap);
1041 u64 val = 0, val_iva = 0;
1042 unsigned long flag;
1043
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001044 switch (type) {
1045 case DMA_TLB_GLOBAL_FLUSH:
1046 /* global flush doesn't need set IVA_REG */
1047 val = DMA_TLB_GLOBAL_FLUSH|DMA_TLB_IVT;
1048 break;
1049 case DMA_TLB_DSI_FLUSH:
1050 val = DMA_TLB_DSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
1051 break;
1052 case DMA_TLB_PSI_FLUSH:
1053 val = DMA_TLB_PSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
1054 /* Note: always flush non-leaf currently */
1055 val_iva = size_order | addr;
1056 break;
1057 default:
1058 BUG();
1059 }
1060 /* Note: set drain read/write */
1061#if 0
1062 /*
1063 * This is probably to be super secure.. Looks like we can
1064 * ignore it without any impact.
1065 */
1066 if (cap_read_drain(iommu->cap))
1067 val |= DMA_TLB_READ_DRAIN;
1068#endif
1069 if (cap_write_drain(iommu->cap))
1070 val |= DMA_TLB_WRITE_DRAIN;
1071
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001072 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001073 /* Note: Only uses first TLB reg currently */
1074 if (val_iva)
1075 dmar_writeq(iommu->reg + tlb_offset, val_iva);
1076 dmar_writeq(iommu->reg + tlb_offset + 8, val);
1077
1078 /* Make sure hardware complete it */
1079 IOMMU_WAIT_OP(iommu, tlb_offset + 8,
1080 dmar_readq, (!(val & DMA_TLB_IVT)), val);
1081
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001082 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001083
1084 /* check IOTLB invalidation granularity */
1085 if (DMA_TLB_IAIG(val) == 0)
1086 printk(KERN_ERR"IOMMU: flush IOTLB failed\n");
1087 if (DMA_TLB_IAIG(val) != DMA_TLB_IIRG(type))
1088 pr_debug("IOMMU: tlb flush request %Lx, actual %Lx\n",
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001089 (unsigned long long)DMA_TLB_IIRG(type),
1090 (unsigned long long)DMA_TLB_IAIG(val));
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001091}
1092
Yu Zhao93a23a72009-05-18 13:51:37 +08001093static struct device_domain_info *iommu_support_dev_iotlb(
1094 struct dmar_domain *domain, int segment, u8 bus, u8 devfn)
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001095{
Yu Zhao93a23a72009-05-18 13:51:37 +08001096 int found = 0;
1097 unsigned long flags;
1098 struct device_domain_info *info;
1099 struct intel_iommu *iommu = device_to_iommu(segment, bus, devfn);
1100
1101 if (!ecap_dev_iotlb_support(iommu->ecap))
1102 return NULL;
1103
1104 if (!iommu->qi)
1105 return NULL;
1106
1107 spin_lock_irqsave(&device_domain_lock, flags);
1108 list_for_each_entry(info, &domain->devices, link)
1109 if (info->bus == bus && info->devfn == devfn) {
1110 found = 1;
1111 break;
1112 }
1113 spin_unlock_irqrestore(&device_domain_lock, flags);
1114
1115 if (!found || !info->dev)
1116 return NULL;
1117
1118 if (!pci_find_ext_capability(info->dev, PCI_EXT_CAP_ID_ATS))
1119 return NULL;
1120
1121 if (!dmar_find_matched_atsr_unit(info->dev))
1122 return NULL;
1123
1124 info->iommu = iommu;
1125
1126 return info;
1127}
1128
1129static void iommu_enable_dev_iotlb(struct device_domain_info *info)
1130{
1131 if (!info)
1132 return;
1133
1134 pci_enable_ats(info->dev, VTD_PAGE_SHIFT);
1135}
1136
1137static void iommu_disable_dev_iotlb(struct device_domain_info *info)
1138{
1139 if (!info->dev || !pci_ats_enabled(info->dev))
1140 return;
1141
1142 pci_disable_ats(info->dev);
1143}
1144
1145static void iommu_flush_dev_iotlb(struct dmar_domain *domain,
1146 u64 addr, unsigned mask)
1147{
1148 u16 sid, qdep;
1149 unsigned long flags;
1150 struct device_domain_info *info;
1151
1152 spin_lock_irqsave(&device_domain_lock, flags);
1153 list_for_each_entry(info, &domain->devices, link) {
1154 if (!info->dev || !pci_ats_enabled(info->dev))
1155 continue;
1156
1157 sid = info->bus << 8 | info->devfn;
1158 qdep = pci_ats_queue_depth(info->dev);
1159 qi_flush_dev_iotlb(info->iommu, sid, qdep, addr, mask);
1160 }
1161 spin_unlock_irqrestore(&device_domain_lock, flags);
1162}
1163
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001164static void iommu_flush_iotlb_psi(struct intel_iommu *iommu, u16 did,
Nadav Amit82653632010-04-01 13:24:40 +03001165 unsigned long pfn, unsigned int pages, int map)
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001166{
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001167 unsigned int mask = ilog2(__roundup_pow_of_two(pages));
David Woodhouse03d6a242009-06-28 15:33:46 +01001168 uint64_t addr = (uint64_t)pfn << VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001169
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001170 BUG_ON(pages == 0);
1171
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001172 /*
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001173 * Fallback to domain selective flush if no PSI support or the size is
1174 * too big.
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001175 * PSI requires page size to be 2 ^ x, and the base address is naturally
1176 * aligned to the size
1177 */
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001178 if (!cap_pgsel_inv(iommu->cap) || mask > cap_max_amask_val(iommu->cap))
1179 iommu->flush.flush_iotlb(iommu, did, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001180 DMA_TLB_DSI_FLUSH);
Yu Zhao9dd2fe82009-05-18 13:51:36 +08001181 else
1182 iommu->flush.flush_iotlb(iommu, did, addr, mask,
1183 DMA_TLB_PSI_FLUSH);
Yu Zhaobf92df32009-06-29 11:31:45 +08001184
1185 /*
Nadav Amit82653632010-04-01 13:24:40 +03001186 * In caching mode, changes of pages from non-present to present require
1187 * flush. However, device IOTLB doesn't need to be flushed in this case.
Yu Zhaobf92df32009-06-29 11:31:45 +08001188 */
Nadav Amit82653632010-04-01 13:24:40 +03001189 if (!cap_caching_mode(iommu->cap) || !map)
Yu Zhao93a23a72009-05-18 13:51:37 +08001190 iommu_flush_dev_iotlb(iommu->domains[did], addr, mask);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001191}
1192
mark grossf8bab732008-02-08 04:18:38 -08001193static void iommu_disable_protect_mem_regions(struct intel_iommu *iommu)
1194{
1195 u32 pmen;
1196 unsigned long flags;
1197
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001198 raw_spin_lock_irqsave(&iommu->register_lock, flags);
mark grossf8bab732008-02-08 04:18:38 -08001199 pmen = readl(iommu->reg + DMAR_PMEN_REG);
1200 pmen &= ~DMA_PMEN_EPM;
1201 writel(pmen, iommu->reg + DMAR_PMEN_REG);
1202
1203 /* wait for the protected region status bit to clear */
1204 IOMMU_WAIT_OP(iommu, DMAR_PMEN_REG,
1205 readl, !(pmen & DMA_PMEN_PRS), pmen);
1206
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001207 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
mark grossf8bab732008-02-08 04:18:38 -08001208}
1209
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001210static int iommu_enable_translation(struct intel_iommu *iommu)
1211{
1212 u32 sts;
1213 unsigned long flags;
1214
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001215 raw_spin_lock_irqsave(&iommu->register_lock, flags);
David Woodhousec416daa2009-05-10 20:30:58 +01001216 iommu->gcmd |= DMA_GCMD_TE;
1217 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001218
1219 /* Make sure hardware complete it */
1220 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001221 readl, (sts & DMA_GSTS_TES), sts);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001222
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001223 raw_spin_unlock_irqrestore(&iommu->register_lock, flags);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001224 return 0;
1225}
1226
1227static int iommu_disable_translation(struct intel_iommu *iommu)
1228{
1229 u32 sts;
1230 unsigned long flag;
1231
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001232 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001233 iommu->gcmd &= ~DMA_GCMD_TE;
1234 writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
1235
1236 /* Make sure hardware complete it */
1237 IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
David Woodhousec416daa2009-05-10 20:30:58 +01001238 readl, (!(sts & DMA_GSTS_TES)), sts);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001239
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02001240 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001241 return 0;
1242}
1243
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07001244
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001245static int iommu_init_domains(struct intel_iommu *iommu)
1246{
1247 unsigned long ndomains;
1248 unsigned long nlongs;
1249
1250 ndomains = cap_ndoms(iommu->cap);
Masanari Iida68aeb962012-01-25 00:25:52 +09001251 pr_debug("IOMMU %d: Number of Domains supported <%ld>\n", iommu->seq_id,
Yinghai Lu680a7522010-04-08 19:58:23 +01001252 ndomains);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001253 nlongs = BITS_TO_LONGS(ndomains);
1254
Donald Dutile94a91b502009-08-20 16:51:34 -04001255 spin_lock_init(&iommu->lock);
1256
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001257 /* TBD: there might be 64K domains,
1258 * consider other allocation for future chip
1259 */
1260 iommu->domain_ids = kcalloc(nlongs, sizeof(unsigned long), GFP_KERNEL);
1261 if (!iommu->domain_ids) {
1262 printk(KERN_ERR "Allocating domain id array failed\n");
1263 return -ENOMEM;
1264 }
1265 iommu->domains = kcalloc(ndomains, sizeof(struct dmar_domain *),
1266 GFP_KERNEL);
1267 if (!iommu->domains) {
1268 printk(KERN_ERR "Allocating domain array failed\n");
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001269 return -ENOMEM;
1270 }
1271
1272 /*
1273 * if Caching mode is set, then invalid translations are tagged
1274 * with domainid 0. Hence we need to pre-allocate it.
1275 */
1276 if (cap_caching_mode(iommu->cap))
1277 set_bit(0, iommu->domain_ids);
1278 return 0;
1279}
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001280
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001281
1282static void domain_exit(struct dmar_domain *domain);
Weidong Han5e98c4b2008-12-08 23:03:27 +08001283static void vm_domain_exit(struct dmar_domain *domain);
Suresh Siddhae61d98d2008-07-10 11:16:35 -07001284
1285void free_dmar_iommu(struct intel_iommu *iommu)
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001286{
1287 struct dmar_domain *domain;
1288 int i;
Weidong Hanc7151a82008-12-08 22:51:37 +08001289 unsigned long flags;
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001290
Donald Dutile94a91b502009-08-20 16:51:34 -04001291 if ((iommu->domains) && (iommu->domain_ids)) {
Akinobu Mitaa45946a2010-03-11 14:04:08 -08001292 for_each_set_bit(i, iommu->domain_ids, cap_ndoms(iommu->cap)) {
Donald Dutile94a91b502009-08-20 16:51:34 -04001293 domain = iommu->domains[i];
1294 clear_bit(i, iommu->domain_ids);
Weidong Hanc7151a82008-12-08 22:51:37 +08001295
Donald Dutile94a91b502009-08-20 16:51:34 -04001296 spin_lock_irqsave(&domain->iommu_lock, flags);
1297 if (--domain->iommu_count == 0) {
1298 if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE)
1299 vm_domain_exit(domain);
1300 else
1301 domain_exit(domain);
1302 }
1303 spin_unlock_irqrestore(&domain->iommu_lock, flags);
Weidong Han5e98c4b2008-12-08 23:03:27 +08001304 }
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001305 }
1306
1307 if (iommu->gcmd & DMA_GCMD_TE)
1308 iommu_disable_translation(iommu);
1309
1310 if (iommu->irq) {
Thomas Gleixnerdced35a2011-03-28 17:49:12 +02001311 irq_set_handler_data(iommu->irq, NULL);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001312 /* This will mask the irq */
1313 free_irq(iommu->irq, iommu);
1314 destroy_irq(iommu->irq);
1315 }
1316
1317 kfree(iommu->domains);
1318 kfree(iommu->domain_ids);
1319
Weidong Hand9630fe2008-12-08 11:06:32 +08001320 g_iommus[iommu->seq_id] = NULL;
1321
1322 /* if all iommus are freed, free g_iommus */
1323 for (i = 0; i < g_num_of_iommus; i++) {
1324 if (g_iommus[i])
1325 break;
1326 }
1327
1328 if (i == g_num_of_iommus)
1329 kfree(g_iommus);
1330
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001331 /* free context mapping */
1332 free_context_table(iommu);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001333}
1334
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001335static struct dmar_domain *alloc_domain(void)
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001336{
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001337 struct dmar_domain *domain;
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001338
1339 domain = alloc_domain_mem();
1340 if (!domain)
1341 return NULL;
1342
Suresh Siddha4c923d42009-10-02 11:01:24 -07001343 domain->nid = -1;
Mike Travis1b198bb2012-03-05 15:05:16 -08001344 memset(domain->iommu_bmp, 0, sizeof(domain->iommu_bmp));
Weidong Hand71a2f32008-12-07 21:13:41 +08001345 domain->flags = 0;
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001346
1347 return domain;
1348}
1349
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001350static int iommu_attach_domain(struct dmar_domain *domain,
1351 struct intel_iommu *iommu)
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001352{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001353 int num;
1354 unsigned long ndomains;
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001355 unsigned long flags;
1356
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001357 ndomains = cap_ndoms(iommu->cap);
Weidong Han8c11e792008-12-08 15:29:22 +08001358
1359 spin_lock_irqsave(&iommu->lock, flags);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001360
1361 num = find_first_zero_bit(iommu->domain_ids, ndomains);
1362 if (num >= ndomains) {
1363 spin_unlock_irqrestore(&iommu->lock, flags);
1364 printk(KERN_ERR "IOMMU: no free domain ids\n");
1365 return -ENOMEM;
1366 }
1367
1368 domain->id = num;
1369 set_bit(num, iommu->domain_ids);
Mike Travis1b198bb2012-03-05 15:05:16 -08001370 set_bit(iommu->seq_id, domain->iommu_bmp);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001371 iommu->domains[num] = domain;
1372 spin_unlock_irqrestore(&iommu->lock, flags);
1373
1374 return 0;
1375}
1376
1377static void iommu_detach_domain(struct dmar_domain *domain,
1378 struct intel_iommu *iommu)
1379{
1380 unsigned long flags;
1381 int num, ndomains;
1382 int found = 0;
1383
1384 spin_lock_irqsave(&iommu->lock, flags);
1385 ndomains = cap_ndoms(iommu->cap);
Akinobu Mitaa45946a2010-03-11 14:04:08 -08001386 for_each_set_bit(num, iommu->domain_ids, ndomains) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001387 if (iommu->domains[num] == domain) {
1388 found = 1;
1389 break;
1390 }
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001391 }
1392
1393 if (found) {
1394 clear_bit(num, iommu->domain_ids);
Mike Travis1b198bb2012-03-05 15:05:16 -08001395 clear_bit(iommu->seq_id, domain->iommu_bmp);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001396 iommu->domains[num] = NULL;
1397 }
Weidong Han8c11e792008-12-08 15:29:22 +08001398 spin_unlock_irqrestore(&iommu->lock, flags);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001399}
1400
1401static struct iova_domain reserved_iova_list;
Mark Gross8a443df2008-03-04 14:59:31 -08001402static struct lock_class_key reserved_rbtree_key;
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001403
Joseph Cihula51a63e62011-03-21 11:04:24 -07001404static int dmar_init_reserved_ranges(void)
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001405{
1406 struct pci_dev *pdev = NULL;
1407 struct iova *iova;
1408 int i;
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001409
David Millerf6611972008-02-06 01:36:23 -08001410 init_iova_domain(&reserved_iova_list, DMA_32BIT_PFN);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001411
Mark Gross8a443df2008-03-04 14:59:31 -08001412 lockdep_set_class(&reserved_iova_list.iova_rbtree_lock,
1413 &reserved_rbtree_key);
1414
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001415 /* IOAPIC ranges shouldn't be accessed by DMA */
1416 iova = reserve_iova(&reserved_iova_list, IOVA_PFN(IOAPIC_RANGE_START),
1417 IOVA_PFN(IOAPIC_RANGE_END));
Joseph Cihula51a63e62011-03-21 11:04:24 -07001418 if (!iova) {
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001419 printk(KERN_ERR "Reserve IOAPIC range failed\n");
Joseph Cihula51a63e62011-03-21 11:04:24 -07001420 return -ENODEV;
1421 }
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001422
1423 /* Reserve all PCI MMIO to avoid peer-to-peer access */
1424 for_each_pci_dev(pdev) {
1425 struct resource *r;
1426
1427 for (i = 0; i < PCI_NUM_RESOURCES; i++) {
1428 r = &pdev->resource[i];
1429 if (!r->flags || !(r->flags & IORESOURCE_MEM))
1430 continue;
David Woodhouse1a4a4552009-06-28 16:00:42 +01001431 iova = reserve_iova(&reserved_iova_list,
1432 IOVA_PFN(r->start),
1433 IOVA_PFN(r->end));
Joseph Cihula51a63e62011-03-21 11:04:24 -07001434 if (!iova) {
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001435 printk(KERN_ERR "Reserve iova failed\n");
Joseph Cihula51a63e62011-03-21 11:04:24 -07001436 return -ENODEV;
1437 }
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001438 }
1439 }
Joseph Cihula51a63e62011-03-21 11:04:24 -07001440 return 0;
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001441}
1442
1443static void domain_reserve_special_ranges(struct dmar_domain *domain)
1444{
1445 copy_reserved_iova(&reserved_iova_list, &domain->iovad);
1446}
1447
1448static inline int guestwidth_to_adjustwidth(int gaw)
1449{
1450 int agaw;
1451 int r = (gaw - 12) % 9;
1452
1453 if (r == 0)
1454 agaw = gaw;
1455 else
1456 agaw = gaw + 9 - r;
1457 if (agaw > 64)
1458 agaw = 64;
1459 return agaw;
1460}
1461
1462static int domain_init(struct dmar_domain *domain, int guest_width)
1463{
1464 struct intel_iommu *iommu;
1465 int adjust_width, agaw;
1466 unsigned long sagaw;
1467
David Millerf6611972008-02-06 01:36:23 -08001468 init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
Weidong Hanc7151a82008-12-08 22:51:37 +08001469 spin_lock_init(&domain->iommu_lock);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001470
1471 domain_reserve_special_ranges(domain);
1472
1473 /* calculate AGAW */
Weidong Han8c11e792008-12-08 15:29:22 +08001474 iommu = domain_get_iommu(domain);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001475 if (guest_width > cap_mgaw(iommu->cap))
1476 guest_width = cap_mgaw(iommu->cap);
1477 domain->gaw = guest_width;
1478 adjust_width = guestwidth_to_adjustwidth(guest_width);
1479 agaw = width_to_agaw(adjust_width);
1480 sagaw = cap_sagaw(iommu->cap);
1481 if (!test_bit(agaw, &sagaw)) {
1482 /* hardware doesn't support it, choose a bigger one */
1483 pr_debug("IOMMU: hardware doesn't support agaw %d\n", agaw);
1484 agaw = find_next_bit(&sagaw, 5, agaw);
1485 if (agaw >= 5)
1486 return -ENODEV;
1487 }
1488 domain->agaw = agaw;
1489 INIT_LIST_HEAD(&domain->devices);
1490
Weidong Han8e6040972008-12-08 15:49:06 +08001491 if (ecap_coherent(iommu->ecap))
1492 domain->iommu_coherency = 1;
1493 else
1494 domain->iommu_coherency = 0;
1495
Sheng Yang58c610b2009-03-18 15:33:05 +08001496 if (ecap_sc_support(iommu->ecap))
1497 domain->iommu_snooping = 1;
1498 else
1499 domain->iommu_snooping = 0;
1500
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001501 domain->iommu_superpage = fls(cap_super_page_val(iommu->cap));
Weidong Hanc7151a82008-12-08 22:51:37 +08001502 domain->iommu_count = 1;
Suresh Siddha4c923d42009-10-02 11:01:24 -07001503 domain->nid = iommu->node;
Weidong Hanc7151a82008-12-08 22:51:37 +08001504
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001505 /* always allocate the top pgd */
Suresh Siddha4c923d42009-10-02 11:01:24 -07001506 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001507 if (!domain->pgd)
1508 return -ENOMEM;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001509 __iommu_flush_cache(iommu, domain->pgd, PAGE_SIZE);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001510 return 0;
1511}
1512
1513static void domain_exit(struct dmar_domain *domain)
1514{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001515 struct dmar_drhd_unit *drhd;
1516 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001517
1518 /* Domain 0 is reserved, so dont process it */
1519 if (!domain)
1520 return;
1521
Alex Williamson7b668352011-05-24 12:02:41 +01001522 /* Flush any lazy unmaps that may reference this domain */
1523 if (!intel_iommu_strict)
1524 flush_unmaps_timeout(0);
1525
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001526 domain_remove_dev_info(domain);
1527 /* destroy iovas */
1528 put_iova_domain(&domain->iovad);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001529
1530 /* clear ptes */
David Woodhouse595badf52009-06-27 22:09:11 +01001531 dma_pte_clear_range(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001532
1533 /* free page tables */
David Woodhoused794dc92009-06-28 00:27:49 +01001534 dma_pte_free_pagetable(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001535
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001536 for_each_active_iommu(iommu, drhd)
Mike Travis1b198bb2012-03-05 15:05:16 -08001537 if (test_bit(iommu->seq_id, domain->iommu_bmp))
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001538 iommu_detach_domain(domain, iommu);
1539
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001540 free_domain_mem(domain);
1541}
1542
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001543static int domain_context_mapping_one(struct dmar_domain *domain, int segment,
1544 u8 bus, u8 devfn, int translation)
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001545{
1546 struct context_entry *context;
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001547 unsigned long flags;
Weidong Han5331fe62008-12-08 23:00:00 +08001548 struct intel_iommu *iommu;
Weidong Hanea6606b2008-12-08 23:08:15 +08001549 struct dma_pte *pgd;
1550 unsigned long num;
1551 unsigned long ndomains;
1552 int id;
1553 int agaw;
Yu Zhao93a23a72009-05-18 13:51:37 +08001554 struct device_domain_info *info = NULL;
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001555
1556 pr_debug("Set context mapping for %02x:%02x.%d\n",
1557 bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001558
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001559 BUG_ON(!domain->pgd);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001560 BUG_ON(translation != CONTEXT_TT_PASS_THROUGH &&
1561 translation != CONTEXT_TT_MULTI_LEVEL);
Weidong Han5331fe62008-12-08 23:00:00 +08001562
David Woodhouse276dbf992009-04-04 01:45:37 +01001563 iommu = device_to_iommu(segment, bus, devfn);
Weidong Han5331fe62008-12-08 23:00:00 +08001564 if (!iommu)
1565 return -ENODEV;
1566
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001567 context = device_to_context_entry(iommu, bus, devfn);
1568 if (!context)
1569 return -ENOMEM;
1570 spin_lock_irqsave(&iommu->lock, flags);
Mark McLoughlinc07e7d22008-11-21 16:54:46 +00001571 if (context_present(context)) {
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001572 spin_unlock_irqrestore(&iommu->lock, flags);
1573 return 0;
1574 }
1575
Weidong Hanea6606b2008-12-08 23:08:15 +08001576 id = domain->id;
1577 pgd = domain->pgd;
1578
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001579 if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
1580 domain->flags & DOMAIN_FLAG_STATIC_IDENTITY) {
Weidong Hanea6606b2008-12-08 23:08:15 +08001581 int found = 0;
1582
1583 /* find an available domain id for this device in iommu */
1584 ndomains = cap_ndoms(iommu->cap);
Akinobu Mitaa45946a2010-03-11 14:04:08 -08001585 for_each_set_bit(num, iommu->domain_ids, ndomains) {
Weidong Hanea6606b2008-12-08 23:08:15 +08001586 if (iommu->domains[num] == domain) {
1587 id = num;
1588 found = 1;
1589 break;
1590 }
Weidong Hanea6606b2008-12-08 23:08:15 +08001591 }
1592
1593 if (found == 0) {
1594 num = find_first_zero_bit(iommu->domain_ids, ndomains);
1595 if (num >= ndomains) {
1596 spin_unlock_irqrestore(&iommu->lock, flags);
1597 printk(KERN_ERR "IOMMU: no free domain ids\n");
1598 return -EFAULT;
1599 }
1600
1601 set_bit(num, iommu->domain_ids);
1602 iommu->domains[num] = domain;
1603 id = num;
1604 }
1605
1606 /* Skip top levels of page tables for
1607 * iommu which has less agaw than default.
Chris Wright1672af12009-12-02 12:06:34 -08001608 * Unnecessary for PT mode.
Weidong Hanea6606b2008-12-08 23:08:15 +08001609 */
Chris Wright1672af12009-12-02 12:06:34 -08001610 if (translation != CONTEXT_TT_PASS_THROUGH) {
1611 for (agaw = domain->agaw; agaw != iommu->agaw; agaw--) {
1612 pgd = phys_to_virt(dma_pte_addr(pgd));
1613 if (!dma_pte_present(pgd)) {
1614 spin_unlock_irqrestore(&iommu->lock, flags);
1615 return -ENOMEM;
1616 }
Weidong Hanea6606b2008-12-08 23:08:15 +08001617 }
1618 }
1619 }
1620
1621 context_set_domain_id(context, id);
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001622
Yu Zhao93a23a72009-05-18 13:51:37 +08001623 if (translation != CONTEXT_TT_PASS_THROUGH) {
1624 info = iommu_support_dev_iotlb(domain, segment, bus, devfn);
1625 translation = info ? CONTEXT_TT_DEV_IOTLB :
1626 CONTEXT_TT_MULTI_LEVEL;
1627 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001628 /*
1629 * In pass through mode, AW must be programmed to indicate the largest
1630 * AGAW value supported by hardware. And ASR is ignored by hardware.
1631 */
Yu Zhao93a23a72009-05-18 13:51:37 +08001632 if (unlikely(translation == CONTEXT_TT_PASS_THROUGH))
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001633 context_set_address_width(context, iommu->msagaw);
Yu Zhao93a23a72009-05-18 13:51:37 +08001634 else {
1635 context_set_address_root(context, virt_to_phys(pgd));
1636 context_set_address_width(context, iommu->agaw);
1637 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001638
1639 context_set_translation_type(context, translation);
Mark McLoughlinc07e7d22008-11-21 16:54:46 +00001640 context_set_fault_enable(context);
1641 context_set_present(context);
Weidong Han5331fe62008-12-08 23:00:00 +08001642 domain_flush_cache(domain, context, sizeof(*context));
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001643
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001644 /*
1645 * It's a non-present to present mapping. If hardware doesn't cache
1646 * non-present entry we only need to flush the write-buffer. If the
1647 * _does_ cache non-present entries, then it does so in the special
1648 * domain #0, which we have to flush:
1649 */
1650 if (cap_caching_mode(iommu->cap)) {
1651 iommu->flush.flush_context(iommu, 0,
1652 (((u16)bus) << 8) | devfn,
1653 DMA_CCMD_MASK_NOBIT,
1654 DMA_CCMD_DEVICE_INVL);
Nadav Amit82653632010-04-01 13:24:40 +03001655 iommu->flush.flush_iotlb(iommu, domain->id, 0, 0, DMA_TLB_DSI_FLUSH);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001656 } else {
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001657 iommu_flush_write_buffer(iommu);
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001658 }
Yu Zhao93a23a72009-05-18 13:51:37 +08001659 iommu_enable_dev_iotlb(info);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001660 spin_unlock_irqrestore(&iommu->lock, flags);
Weidong Hanc7151a82008-12-08 22:51:37 +08001661
1662 spin_lock_irqsave(&domain->iommu_lock, flags);
Mike Travis1b198bb2012-03-05 15:05:16 -08001663 if (!test_and_set_bit(iommu->seq_id, domain->iommu_bmp)) {
Weidong Hanc7151a82008-12-08 22:51:37 +08001664 domain->iommu_count++;
Suresh Siddha4c923d42009-10-02 11:01:24 -07001665 if (domain->iommu_count == 1)
1666 domain->nid = iommu->node;
Sheng Yang58c610b2009-03-18 15:33:05 +08001667 domain_update_iommu_cap(domain);
Weidong Hanc7151a82008-12-08 22:51:37 +08001668 }
1669 spin_unlock_irqrestore(&domain->iommu_lock, flags);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001670 return 0;
1671}
1672
1673static int
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001674domain_context_mapping(struct dmar_domain *domain, struct pci_dev *pdev,
1675 int translation)
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001676{
1677 int ret;
1678 struct pci_dev *tmp, *parent;
1679
David Woodhouse276dbf992009-04-04 01:45:37 +01001680 ret = domain_context_mapping_one(domain, pci_domain_nr(pdev->bus),
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001681 pdev->bus->number, pdev->devfn,
1682 translation);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001683 if (ret)
1684 return ret;
1685
1686 /* dependent device mapping */
1687 tmp = pci_find_upstream_pcie_bridge(pdev);
1688 if (!tmp)
1689 return 0;
1690 /* Secondary interface's bus number and devfn 0 */
1691 parent = pdev->bus->self;
1692 while (parent != tmp) {
David Woodhouse276dbf992009-04-04 01:45:37 +01001693 ret = domain_context_mapping_one(domain,
1694 pci_domain_nr(parent->bus),
1695 parent->bus->number,
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001696 parent->devfn, translation);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001697 if (ret)
1698 return ret;
1699 parent = parent->bus->self;
1700 }
Stefan Assmann45e829e2009-12-03 06:49:24 -05001701 if (pci_is_pcie(tmp)) /* this is a PCIe-to-PCI bridge */
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001702 return domain_context_mapping_one(domain,
David Woodhouse276dbf992009-04-04 01:45:37 +01001703 pci_domain_nr(tmp->subordinate),
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001704 tmp->subordinate->number, 0,
1705 translation);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001706 else /* this is a legacy PCI bridge */
1707 return domain_context_mapping_one(domain,
David Woodhouse276dbf992009-04-04 01:45:37 +01001708 pci_domain_nr(tmp->bus),
1709 tmp->bus->number,
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07001710 tmp->devfn,
1711 translation);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001712}
1713
Weidong Han5331fe62008-12-08 23:00:00 +08001714static int domain_context_mapped(struct pci_dev *pdev)
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001715{
1716 int ret;
1717 struct pci_dev *tmp, *parent;
Weidong Han5331fe62008-12-08 23:00:00 +08001718 struct intel_iommu *iommu;
1719
David Woodhouse276dbf992009-04-04 01:45:37 +01001720 iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
1721 pdev->devfn);
Weidong Han5331fe62008-12-08 23:00:00 +08001722 if (!iommu)
1723 return -ENODEV;
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001724
David Woodhouse276dbf992009-04-04 01:45:37 +01001725 ret = device_context_mapped(iommu, pdev->bus->number, pdev->devfn);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001726 if (!ret)
1727 return ret;
1728 /* dependent device mapping */
1729 tmp = pci_find_upstream_pcie_bridge(pdev);
1730 if (!tmp)
1731 return ret;
1732 /* Secondary interface's bus number and devfn 0 */
1733 parent = pdev->bus->self;
1734 while (parent != tmp) {
Weidong Han8c11e792008-12-08 15:29:22 +08001735 ret = device_context_mapped(iommu, parent->bus->number,
David Woodhouse276dbf992009-04-04 01:45:37 +01001736 parent->devfn);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001737 if (!ret)
1738 return ret;
1739 parent = parent->bus->self;
1740 }
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09001741 if (pci_is_pcie(tmp))
David Woodhouse276dbf992009-04-04 01:45:37 +01001742 return device_context_mapped(iommu, tmp->subordinate->number,
1743 0);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001744 else
David Woodhouse276dbf992009-04-04 01:45:37 +01001745 return device_context_mapped(iommu, tmp->bus->number,
1746 tmp->devfn);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001747}
1748
Fenghua Yuf5329592009-08-04 15:09:37 -07001749/* Returns a number of VTD pages, but aligned to MM page size */
1750static inline unsigned long aligned_nrpages(unsigned long host_addr,
1751 size_t size)
1752{
1753 host_addr &= ~PAGE_MASK;
1754 return PAGE_ALIGN(host_addr + size) >> VTD_PAGE_SHIFT;
1755}
1756
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001757/* Return largest possible superpage level for a given mapping */
1758static inline int hardware_largepage_caps(struct dmar_domain *domain,
1759 unsigned long iov_pfn,
1760 unsigned long phy_pfn,
1761 unsigned long pages)
1762{
1763 int support, level = 1;
1764 unsigned long pfnmerge;
1765
1766 support = domain->iommu_superpage;
1767
1768 /* To use a large page, the virtual *and* physical addresses
1769 must be aligned to 2MiB/1GiB/etc. Lower bits set in either
1770 of them will mean we have to use smaller pages. So just
1771 merge them and check both at once. */
1772 pfnmerge = iov_pfn | phy_pfn;
1773
1774 while (support && !(pfnmerge & ~VTD_STRIDE_MASK)) {
1775 pages >>= VTD_STRIDE_SHIFT;
1776 if (!pages)
1777 break;
1778 pfnmerge >>= VTD_STRIDE_SHIFT;
1779 level++;
1780 support--;
1781 }
1782 return level;
1783}
1784
David Woodhouse9051aa02009-06-29 12:30:54 +01001785static int __domain_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
1786 struct scatterlist *sg, unsigned long phys_pfn,
1787 unsigned long nr_pages, int prot)
David Woodhousee1605492009-06-29 11:17:38 +01001788{
1789 struct dma_pte *first_pte = NULL, *pte = NULL;
David Woodhouse9051aa02009-06-29 12:30:54 +01001790 phys_addr_t uninitialized_var(pteval);
David Woodhousee1605492009-06-29 11:17:38 +01001791 int addr_width = agaw_to_width(domain->agaw) - VTD_PAGE_SHIFT;
David Woodhouse9051aa02009-06-29 12:30:54 +01001792 unsigned long sg_res;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001793 unsigned int largepage_lvl = 0;
1794 unsigned long lvl_pages = 0;
David Woodhousee1605492009-06-29 11:17:38 +01001795
1796 BUG_ON(addr_width < BITS_PER_LONG && (iov_pfn + nr_pages - 1) >> addr_width);
1797
1798 if ((prot & (DMA_PTE_READ|DMA_PTE_WRITE)) == 0)
1799 return -EINVAL;
1800
1801 prot &= DMA_PTE_READ | DMA_PTE_WRITE | DMA_PTE_SNP;
1802
David Woodhouse9051aa02009-06-29 12:30:54 +01001803 if (sg)
1804 sg_res = 0;
1805 else {
1806 sg_res = nr_pages + 1;
1807 pteval = ((phys_addr_t)phys_pfn << VTD_PAGE_SHIFT) | prot;
1808 }
1809
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001810 while (nr_pages > 0) {
David Woodhousec85994e2009-07-01 19:21:24 +01001811 uint64_t tmp;
1812
David Woodhousee1605492009-06-29 11:17:38 +01001813 if (!sg_res) {
Fenghua Yuf5329592009-08-04 15:09:37 -07001814 sg_res = aligned_nrpages(sg->offset, sg->length);
David Woodhousee1605492009-06-29 11:17:38 +01001815 sg->dma_address = ((dma_addr_t)iov_pfn << VTD_PAGE_SHIFT) + sg->offset;
1816 sg->dma_length = sg->length;
1817 pteval = page_to_phys(sg_page(sg)) | prot;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001818 phys_pfn = pteval >> VTD_PAGE_SHIFT;
David Woodhousee1605492009-06-29 11:17:38 +01001819 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001820
David Woodhousee1605492009-06-29 11:17:38 +01001821 if (!pte) {
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001822 largepage_lvl = hardware_largepage_caps(domain, iov_pfn, phys_pfn, sg_res);
1823
1824 first_pte = pte = pfn_to_dma_pte(domain, iov_pfn, largepage_lvl);
David Woodhousee1605492009-06-29 11:17:38 +01001825 if (!pte)
1826 return -ENOMEM;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001827 /* It is large page*/
1828 if (largepage_lvl > 1)
1829 pteval |= DMA_PTE_LARGE_PAGE;
1830 else
1831 pteval &= ~(uint64_t)DMA_PTE_LARGE_PAGE;
1832
David Woodhousee1605492009-06-29 11:17:38 +01001833 }
1834 /* We don't need lock here, nobody else
1835 * touches the iova range
1836 */
David Woodhouse7766a3f2009-07-01 20:27:03 +01001837 tmp = cmpxchg64_local(&pte->val, 0ULL, pteval);
David Woodhousec85994e2009-07-01 19:21:24 +01001838 if (tmp) {
David Woodhouse1bf20f02009-06-29 22:06:43 +01001839 static int dumps = 5;
David Woodhousec85994e2009-07-01 19:21:24 +01001840 printk(KERN_CRIT "ERROR: DMA PTE for vPFN 0x%lx already set (to %llx not %llx)\n",
1841 iov_pfn, tmp, (unsigned long long)pteval);
David Woodhouse1bf20f02009-06-29 22:06:43 +01001842 if (dumps) {
1843 dumps--;
1844 debug_dma_dump_mappings(NULL);
1845 }
1846 WARN_ON(1);
1847 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001848
1849 lvl_pages = lvl_to_nr_pages(largepage_lvl);
1850
1851 BUG_ON(nr_pages < lvl_pages);
1852 BUG_ON(sg_res < lvl_pages);
1853
1854 nr_pages -= lvl_pages;
1855 iov_pfn += lvl_pages;
1856 phys_pfn += lvl_pages;
1857 pteval += lvl_pages * VTD_PAGE_SIZE;
1858 sg_res -= lvl_pages;
1859
1860 /* If the next PTE would be the first in a new page, then we
1861 need to flush the cache on the entries we've just written.
1862 And then we'll need to recalculate 'pte', so clear it and
1863 let it get set again in the if (!pte) block above.
1864
1865 If we're done (!nr_pages) we need to flush the cache too.
1866
1867 Also if we've been setting superpages, we may need to
1868 recalculate 'pte' and switch back to smaller pages for the
1869 end of the mapping, if the trailing size is not enough to
1870 use another superpage (i.e. sg_res < lvl_pages). */
David Woodhousee1605492009-06-29 11:17:38 +01001871 pte++;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001872 if (!nr_pages || first_pte_in_page(pte) ||
1873 (largepage_lvl > 1 && sg_res < lvl_pages)) {
David Woodhousee1605492009-06-29 11:17:38 +01001874 domain_flush_cache(domain, first_pte,
1875 (void *)pte - (void *)first_pte);
1876 pte = NULL;
1877 }
Youquan Song6dd9a7c2011-05-25 19:13:49 +01001878
1879 if (!sg_res && nr_pages)
David Woodhousee1605492009-06-29 11:17:38 +01001880 sg = sg_next(sg);
1881 }
1882 return 0;
1883}
1884
David Woodhouse9051aa02009-06-29 12:30:54 +01001885static inline int domain_sg_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
1886 struct scatterlist *sg, unsigned long nr_pages,
1887 int prot)
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001888{
David Woodhouse9051aa02009-06-29 12:30:54 +01001889 return __domain_mapping(domain, iov_pfn, sg, 0, nr_pages, prot);
1890}
Fenghua Yu5b6985c2008-10-16 18:02:32 -07001891
David Woodhouse9051aa02009-06-29 12:30:54 +01001892static inline int domain_pfn_mapping(struct dmar_domain *domain, unsigned long iov_pfn,
1893 unsigned long phys_pfn, unsigned long nr_pages,
1894 int prot)
1895{
1896 return __domain_mapping(domain, iov_pfn, NULL, phys_pfn, nr_pages, prot);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001897}
1898
Weidong Hanc7151a82008-12-08 22:51:37 +08001899static void iommu_detach_dev(struct intel_iommu *iommu, u8 bus, u8 devfn)
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001900{
Weidong Hanc7151a82008-12-08 22:51:37 +08001901 if (!iommu)
1902 return;
Weidong Han8c11e792008-12-08 15:29:22 +08001903
1904 clear_context_table(iommu, bus, devfn);
1905 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse4c25a2c2009-05-10 17:16:06 +01001906 DMA_CCMD_GLOBAL_INVL);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01001907 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001908}
1909
1910static void domain_remove_dev_info(struct dmar_domain *domain)
1911{
1912 struct device_domain_info *info;
1913 unsigned long flags;
Weidong Hanc7151a82008-12-08 22:51:37 +08001914 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001915
1916 spin_lock_irqsave(&device_domain_lock, flags);
1917 while (!list_empty(&domain->devices)) {
1918 info = list_entry(domain->devices.next,
1919 struct device_domain_info, link);
1920 list_del(&info->link);
1921 list_del(&info->global);
1922 if (info->dev)
Keshavamurthy, Anil S358dd8a2007-10-21 16:41:59 -07001923 info->dev->dev.archdata.iommu = NULL;
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001924 spin_unlock_irqrestore(&device_domain_lock, flags);
1925
Yu Zhao93a23a72009-05-18 13:51:37 +08001926 iommu_disable_dev_iotlb(info);
David Woodhouse276dbf992009-04-04 01:45:37 +01001927 iommu = device_to_iommu(info->segment, info->bus, info->devfn);
Weidong Hanc7151a82008-12-08 22:51:37 +08001928 iommu_detach_dev(iommu, info->bus, info->devfn);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001929 free_devinfo_mem(info);
1930
1931 spin_lock_irqsave(&device_domain_lock, flags);
1932 }
1933 spin_unlock_irqrestore(&device_domain_lock, flags);
1934}
1935
1936/*
1937 * find_domain
Keshavamurthy, Anil S358dd8a2007-10-21 16:41:59 -07001938 * Note: we use struct pci_dev->dev.archdata.iommu stores the info
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001939 */
Kay, Allen M38717942008-09-09 18:37:29 +03001940static struct dmar_domain *
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001941find_domain(struct pci_dev *pdev)
1942{
1943 struct device_domain_info *info;
1944
1945 /* No lock here, assumes no domain exit in normal case */
Keshavamurthy, Anil S358dd8a2007-10-21 16:41:59 -07001946 info = pdev->dev.archdata.iommu;
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001947 if (info)
1948 return info->domain;
1949 return NULL;
1950}
1951
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001952/* domain is initialized */
1953static struct dmar_domain *get_domain_for_dev(struct pci_dev *pdev, int gaw)
1954{
1955 struct dmar_domain *domain, *found = NULL;
1956 struct intel_iommu *iommu;
1957 struct dmar_drhd_unit *drhd;
1958 struct device_domain_info *info, *tmp;
1959 struct pci_dev *dev_tmp;
1960 unsigned long flags;
1961 int bus = 0, devfn = 0;
David Woodhouse276dbf992009-04-04 01:45:37 +01001962 int segment;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001963 int ret;
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001964
1965 domain = find_domain(pdev);
1966 if (domain)
1967 return domain;
1968
David Woodhouse276dbf992009-04-04 01:45:37 +01001969 segment = pci_domain_nr(pdev->bus);
1970
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001971 dev_tmp = pci_find_upstream_pcie_bridge(pdev);
1972 if (dev_tmp) {
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09001973 if (pci_is_pcie(dev_tmp)) {
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001974 bus = dev_tmp->subordinate->number;
1975 devfn = 0;
1976 } else {
1977 bus = dev_tmp->bus->number;
1978 devfn = dev_tmp->devfn;
1979 }
1980 spin_lock_irqsave(&device_domain_lock, flags);
1981 list_for_each_entry(info, &device_domain_list, global) {
David Woodhouse276dbf992009-04-04 01:45:37 +01001982 if (info->segment == segment &&
1983 info->bus == bus && info->devfn == devfn) {
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07001984 found = info->domain;
1985 break;
1986 }
1987 }
1988 spin_unlock_irqrestore(&device_domain_lock, flags);
1989 /* pcie-pci bridge already has a domain, uses it */
1990 if (found) {
1991 domain = found;
1992 goto found_domain;
1993 }
1994 }
1995
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07001996 domain = alloc_domain();
1997 if (!domain)
1998 goto error;
1999
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07002000 /* Allocate new domain for the device */
2001 drhd = dmar_find_matched_drhd_unit(pdev);
2002 if (!drhd) {
2003 printk(KERN_ERR "IOMMU: can't find DMAR for device %s\n",
2004 pci_name(pdev));
2005 return NULL;
2006 }
2007 iommu = drhd->iommu;
2008
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002009 ret = iommu_attach_domain(domain, iommu);
2010 if (ret) {
Alex Williamson2fe9723d2011-03-04 14:52:30 -07002011 free_domain_mem(domain);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07002012 goto error;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002013 }
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07002014
2015 if (domain_init(domain, gaw)) {
2016 domain_exit(domain);
2017 goto error;
2018 }
2019
2020 /* register pcie-to-pci device */
2021 if (dev_tmp) {
2022 info = alloc_devinfo_mem();
2023 if (!info) {
2024 domain_exit(domain);
2025 goto error;
2026 }
David Woodhouse276dbf992009-04-04 01:45:37 +01002027 info->segment = segment;
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07002028 info->bus = bus;
2029 info->devfn = devfn;
2030 info->dev = NULL;
2031 info->domain = domain;
2032 /* This domain is shared by devices under p2p bridge */
Weidong Han3b5410e2008-12-08 09:17:15 +08002033 domain->flags |= DOMAIN_FLAG_P2P_MULTIPLE_DEVICES;
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07002034
2035 /* pcie-to-pci bridge already has a domain, uses it */
2036 found = NULL;
2037 spin_lock_irqsave(&device_domain_lock, flags);
2038 list_for_each_entry(tmp, &device_domain_list, global) {
David Woodhouse276dbf992009-04-04 01:45:37 +01002039 if (tmp->segment == segment &&
2040 tmp->bus == bus && tmp->devfn == devfn) {
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07002041 found = tmp->domain;
2042 break;
2043 }
2044 }
2045 if (found) {
Jiri Slaby00dfff72010-06-14 17:17:32 +02002046 spin_unlock_irqrestore(&device_domain_lock, flags);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07002047 free_devinfo_mem(info);
2048 domain_exit(domain);
2049 domain = found;
2050 } else {
2051 list_add(&info->link, &domain->devices);
2052 list_add(&info->global, &device_domain_list);
Jiri Slaby00dfff72010-06-14 17:17:32 +02002053 spin_unlock_irqrestore(&device_domain_lock, flags);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07002054 }
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07002055 }
2056
2057found_domain:
2058 info = alloc_devinfo_mem();
2059 if (!info)
2060 goto error;
David Woodhouse276dbf992009-04-04 01:45:37 +01002061 info->segment = segment;
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07002062 info->bus = pdev->bus->number;
2063 info->devfn = pdev->devfn;
2064 info->dev = pdev;
2065 info->domain = domain;
2066 spin_lock_irqsave(&device_domain_lock, flags);
2067 /* somebody is fast */
2068 found = find_domain(pdev);
2069 if (found != NULL) {
2070 spin_unlock_irqrestore(&device_domain_lock, flags);
2071 if (found != domain) {
2072 domain_exit(domain);
2073 domain = found;
2074 }
2075 free_devinfo_mem(info);
2076 return domain;
2077 }
2078 list_add(&info->link, &domain->devices);
2079 list_add(&info->global, &device_domain_list);
Keshavamurthy, Anil S358dd8a2007-10-21 16:41:59 -07002080 pdev->dev.archdata.iommu = info;
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07002081 spin_unlock_irqrestore(&device_domain_lock, flags);
2082 return domain;
2083error:
2084 /* recheck it here, maybe others set it */
2085 return find_domain(pdev);
2086}
2087
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002088static int iommu_identity_mapping;
David Woodhousee0fc7e0b2009-09-30 09:12:17 -07002089#define IDENTMAP_ALL 1
2090#define IDENTMAP_GFX 2
2091#define IDENTMAP_AZALIA 4
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002092
David Woodhouseb2132032009-06-26 18:50:28 +01002093static int iommu_domain_identity_map(struct dmar_domain *domain,
2094 unsigned long long start,
2095 unsigned long long end)
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07002096{
David Woodhousec5395d52009-06-28 16:35:56 +01002097 unsigned long first_vpfn = start >> VTD_PAGE_SHIFT;
2098 unsigned long last_vpfn = end >> VTD_PAGE_SHIFT;
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07002099
David Woodhousec5395d52009-06-28 16:35:56 +01002100 if (!reserve_iova(&domain->iovad, dma_to_mm_pfn(first_vpfn),
2101 dma_to_mm_pfn(last_vpfn))) {
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07002102 printk(KERN_ERR "IOMMU: reserve iova failed\n");
David Woodhouseb2132032009-06-26 18:50:28 +01002103 return -ENOMEM;
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07002104 }
2105
David Woodhousec5395d52009-06-28 16:35:56 +01002106 pr_debug("Mapping reserved region %llx-%llx for domain %d\n",
2107 start, end, domain->id);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07002108 /*
2109 * RMRR range might have overlap with physical memory range,
2110 * clear it first
2111 */
David Woodhousec5395d52009-06-28 16:35:56 +01002112 dma_pte_clear_range(domain, first_vpfn, last_vpfn);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07002113
David Woodhousec5395d52009-06-28 16:35:56 +01002114 return domain_pfn_mapping(domain, first_vpfn, first_vpfn,
2115 last_vpfn - first_vpfn + 1,
David Woodhouse61df7442009-06-28 11:55:58 +01002116 DMA_PTE_READ|DMA_PTE_WRITE);
David Woodhouseb2132032009-06-26 18:50:28 +01002117}
2118
2119static int iommu_prepare_identity_map(struct pci_dev *pdev,
2120 unsigned long long start,
2121 unsigned long long end)
2122{
2123 struct dmar_domain *domain;
2124 int ret;
2125
David Woodhousec7ab48d2009-06-26 19:10:36 +01002126 domain = get_domain_for_dev(pdev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
David Woodhouseb2132032009-06-26 18:50:28 +01002127 if (!domain)
2128 return -ENOMEM;
2129
David Woodhouse19943b02009-08-04 16:19:20 +01002130 /* For _hardware_ passthrough, don't bother. But for software
2131 passthrough, we do it anyway -- it may indicate a memory
2132 range which is reserved in E820, so which didn't get set
2133 up to start with in si_domain */
2134 if (domain == si_domain && hw_pass_through) {
2135 printk("Ignoring identity map for HW passthrough device %s [0x%Lx - 0x%Lx]\n",
2136 pci_name(pdev), start, end);
2137 return 0;
2138 }
2139
2140 printk(KERN_INFO
2141 "IOMMU: Setting identity map for device %s [0x%Lx - 0x%Lx]\n",
2142 pci_name(pdev), start, end);
David Woodhouse2ff729f2009-08-26 14:25:41 +01002143
David Woodhouse5595b522009-12-02 09:21:55 +00002144 if (end < start) {
2145 WARN(1, "Your BIOS is broken; RMRR ends before it starts!\n"
2146 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2147 dmi_get_system_info(DMI_BIOS_VENDOR),
2148 dmi_get_system_info(DMI_BIOS_VERSION),
2149 dmi_get_system_info(DMI_PRODUCT_VERSION));
2150 ret = -EIO;
2151 goto error;
2152 }
2153
David Woodhouse2ff729f2009-08-26 14:25:41 +01002154 if (end >> agaw_to_width(domain->agaw)) {
2155 WARN(1, "Your BIOS is broken; RMRR exceeds permitted address width (%d bits)\n"
2156 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
2157 agaw_to_width(domain->agaw),
2158 dmi_get_system_info(DMI_BIOS_VENDOR),
2159 dmi_get_system_info(DMI_BIOS_VERSION),
2160 dmi_get_system_info(DMI_PRODUCT_VERSION));
2161 ret = -EIO;
2162 goto error;
2163 }
David Woodhouse19943b02009-08-04 16:19:20 +01002164
David Woodhouseb2132032009-06-26 18:50:28 +01002165 ret = iommu_domain_identity_map(domain, start, end);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07002166 if (ret)
2167 goto error;
2168
2169 /* context entry init */
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002170 ret = domain_context_mapping(domain, pdev, CONTEXT_TT_MULTI_LEVEL);
David Woodhouseb2132032009-06-26 18:50:28 +01002171 if (ret)
2172 goto error;
2173
2174 return 0;
2175
2176 error:
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07002177 domain_exit(domain);
2178 return ret;
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07002179}
2180
2181static inline int iommu_prepare_rmrr_dev(struct dmar_rmrr_unit *rmrr,
2182 struct pci_dev *pdev)
2183{
Keshavamurthy, Anil S358dd8a2007-10-21 16:41:59 -07002184 if (pdev->dev.archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07002185 return 0;
2186 return iommu_prepare_identity_map(pdev, rmrr->base_address,
David Woodhouse70e535d2011-05-31 00:22:52 +01002187 rmrr->end_address);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07002188}
2189
Suresh Siddhad3f13812011-08-23 17:05:25 -07002190#ifdef CONFIG_INTEL_IOMMU_FLOPPY_WA
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002191static inline void iommu_prepare_isa(void)
2192{
2193 struct pci_dev *pdev;
2194 int ret;
2195
2196 pdev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
2197 if (!pdev)
2198 return;
2199
David Woodhousec7ab48d2009-06-26 19:10:36 +01002200 printk(KERN_INFO "IOMMU: Prepare 0-16MiB unity mapping for LPC\n");
David Woodhouse70e535d2011-05-31 00:22:52 +01002201 ret = iommu_prepare_identity_map(pdev, 0, 16*1024*1024 - 1);
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002202
2203 if (ret)
David Woodhousec7ab48d2009-06-26 19:10:36 +01002204 printk(KERN_ERR "IOMMU: Failed to create 0-16MiB identity map; "
2205 "floppy might not work\n");
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002206
2207}
2208#else
2209static inline void iommu_prepare_isa(void)
2210{
2211 return;
2212}
Suresh Siddhad3f13812011-08-23 17:05:25 -07002213#endif /* !CONFIG_INTEL_IOMMU_FLPY_WA */
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002214
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002215static int md_domain_init(struct dmar_domain *domain, int guest_width);
David Woodhousec7ab48d2009-06-26 19:10:36 +01002216
Matt Kraai071e1372009-08-23 22:30:22 -07002217static int __init si_domain_init(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002218{
2219 struct dmar_drhd_unit *drhd;
2220 struct intel_iommu *iommu;
David Woodhousec7ab48d2009-06-26 19:10:36 +01002221 int nid, ret = 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002222
2223 si_domain = alloc_domain();
2224 if (!si_domain)
2225 return -EFAULT;
2226
David Woodhousec7ab48d2009-06-26 19:10:36 +01002227 pr_debug("Identity mapping domain is domain %d\n", si_domain->id);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002228
2229 for_each_active_iommu(iommu, drhd) {
2230 ret = iommu_attach_domain(si_domain, iommu);
2231 if (ret) {
2232 domain_exit(si_domain);
2233 return -EFAULT;
2234 }
2235 }
2236
2237 if (md_domain_init(si_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
2238 domain_exit(si_domain);
2239 return -EFAULT;
2240 }
2241
2242 si_domain->flags = DOMAIN_FLAG_STATIC_IDENTITY;
2243
David Woodhouse19943b02009-08-04 16:19:20 +01002244 if (hw)
2245 return 0;
2246
David Woodhousec7ab48d2009-06-26 19:10:36 +01002247 for_each_online_node(nid) {
Tejun Heod4bbf7e2011-11-28 09:46:22 -08002248 unsigned long start_pfn, end_pfn;
2249 int i;
2250
2251 for_each_mem_pfn_range(i, nid, &start_pfn, &end_pfn, NULL) {
2252 ret = iommu_domain_identity_map(si_domain,
2253 PFN_PHYS(start_pfn), PFN_PHYS(end_pfn));
2254 if (ret)
2255 return ret;
2256 }
David Woodhousec7ab48d2009-06-26 19:10:36 +01002257 }
2258
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002259 return 0;
2260}
2261
2262static void domain_remove_one_dev_info(struct dmar_domain *domain,
2263 struct pci_dev *pdev);
2264static int identity_mapping(struct pci_dev *pdev)
2265{
2266 struct device_domain_info *info;
2267
2268 if (likely(!iommu_identity_mapping))
2269 return 0;
2270
Mike Traviscb452a42011-05-28 13:15:03 -05002271 info = pdev->dev.archdata.iommu;
2272 if (info && info != DUMMY_DEVICE_DOMAIN_INFO)
2273 return (info->domain == si_domain);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002274
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002275 return 0;
2276}
2277
2278static int domain_add_dev_info(struct dmar_domain *domain,
David Woodhouse5fe60f42009-08-09 10:53:41 +01002279 struct pci_dev *pdev,
2280 int translation)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002281{
2282 struct device_domain_info *info;
2283 unsigned long flags;
David Woodhouse5fe60f42009-08-09 10:53:41 +01002284 int ret;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002285
2286 info = alloc_devinfo_mem();
2287 if (!info)
2288 return -ENOMEM;
2289
David Woodhouse5fe60f42009-08-09 10:53:41 +01002290 ret = domain_context_mapping(domain, pdev, translation);
2291 if (ret) {
2292 free_devinfo_mem(info);
2293 return ret;
2294 }
2295
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002296 info->segment = pci_domain_nr(pdev->bus);
2297 info->bus = pdev->bus->number;
2298 info->devfn = pdev->devfn;
2299 info->dev = pdev;
2300 info->domain = domain;
2301
2302 spin_lock_irqsave(&device_domain_lock, flags);
2303 list_add(&info->link, &domain->devices);
2304 list_add(&info->global, &device_domain_list);
2305 pdev->dev.archdata.iommu = info;
2306 spin_unlock_irqrestore(&device_domain_lock, flags);
2307
2308 return 0;
2309}
2310
David Woodhouse6941af22009-07-04 18:24:27 +01002311static int iommu_should_identity_map(struct pci_dev *pdev, int startup)
2312{
David Woodhousee0fc7e0b2009-09-30 09:12:17 -07002313 if ((iommu_identity_mapping & IDENTMAP_AZALIA) && IS_AZALIA(pdev))
2314 return 1;
2315
2316 if ((iommu_identity_mapping & IDENTMAP_GFX) && IS_GFX_DEVICE(pdev))
2317 return 1;
2318
2319 if (!(iommu_identity_mapping & IDENTMAP_ALL))
2320 return 0;
David Woodhouse6941af22009-07-04 18:24:27 +01002321
David Woodhouse3dfc8132009-07-04 19:11:08 +01002322 /*
2323 * We want to start off with all devices in the 1:1 domain, and
2324 * take them out later if we find they can't access all of memory.
2325 *
2326 * However, we can't do this for PCI devices behind bridges,
2327 * because all PCI devices behind the same bridge will end up
2328 * with the same source-id on their transactions.
2329 *
2330 * Practically speaking, we can't change things around for these
2331 * devices at run-time, because we can't be sure there'll be no
2332 * DMA transactions in flight for any of their siblings.
2333 *
2334 * So PCI devices (unless they're on the root bus) as well as
2335 * their parent PCI-PCI or PCIe-PCI bridges must be left _out_ of
2336 * the 1:1 domain, just in _case_ one of their siblings turns out
2337 * not to be able to map all of memory.
2338 */
Kenji Kaneshige5f4d91a2009-11-11 14:36:17 +09002339 if (!pci_is_pcie(pdev)) {
David Woodhouse3dfc8132009-07-04 19:11:08 +01002340 if (!pci_is_root_bus(pdev->bus))
2341 return 0;
2342 if (pdev->class >> 8 == PCI_CLASS_BRIDGE_PCI)
2343 return 0;
2344 } else if (pdev->pcie_type == PCI_EXP_TYPE_PCI_BRIDGE)
2345 return 0;
2346
2347 /*
2348 * At boot time, we don't yet know if devices will be 64-bit capable.
2349 * Assume that they will -- if they turn out not to be, then we can
2350 * take them out of the 1:1 domain later.
2351 */
Chris Wright8fcc5372011-05-28 13:15:02 -05002352 if (!startup) {
2353 /*
2354 * If the device's dma_mask is less than the system's memory
2355 * size then this is not a candidate for identity mapping.
2356 */
2357 u64 dma_mask = pdev->dma_mask;
2358
2359 if (pdev->dev.coherent_dma_mask &&
2360 pdev->dev.coherent_dma_mask < dma_mask)
2361 dma_mask = pdev->dev.coherent_dma_mask;
2362
2363 return dma_mask >= dma_get_required_mask(&pdev->dev);
2364 }
David Woodhouse6941af22009-07-04 18:24:27 +01002365
2366 return 1;
2367}
2368
Matt Kraai071e1372009-08-23 22:30:22 -07002369static int __init iommu_prepare_static_identity_mapping(int hw)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002370{
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002371 struct pci_dev *pdev = NULL;
2372 int ret;
2373
David Woodhouse19943b02009-08-04 16:19:20 +01002374 ret = si_domain_init(hw);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002375 if (ret)
2376 return -EFAULT;
2377
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002378 for_each_pci_dev(pdev) {
David Woodhouse6941af22009-07-04 18:24:27 +01002379 if (iommu_should_identity_map(pdev, 1)) {
David Woodhouse5fe60f42009-08-09 10:53:41 +01002380 ret = domain_add_dev_info(si_domain, pdev,
Mike Traviseae460b2012-03-05 15:05:16 -08002381 hw ? CONTEXT_TT_PASS_THROUGH :
2382 CONTEXT_TT_MULTI_LEVEL);
2383 if (ret) {
2384 /* device not associated with an iommu */
2385 if (ret == -ENODEV)
2386 continue;
David Woodhouse62edf5d2009-07-04 10:59:46 +01002387 return ret;
Mike Traviseae460b2012-03-05 15:05:16 -08002388 }
2389 pr_info("IOMMU: %s identity mapping for device %s\n",
2390 hw ? "hardware" : "software", pci_name(pdev));
David Woodhouse62edf5d2009-07-04 10:59:46 +01002391 }
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002392 }
2393
2394 return 0;
2395}
2396
Joseph Cihulab7792602011-05-03 00:08:37 -07002397static int __init init_dmars(void)
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07002398{
2399 struct dmar_drhd_unit *drhd;
2400 struct dmar_rmrr_unit *rmrr;
2401 struct pci_dev *pdev;
2402 struct intel_iommu *iommu;
Suresh Siddha9d783ba2009-03-16 17:04:55 -07002403 int i, ret;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002404
2405 /*
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07002406 * for each drhd
2407 * allocate root
2408 * initialize and program root entry to not present
2409 * endfor
2410 */
2411 for_each_drhd_unit(drhd) {
mark gross5e0d2a62008-03-04 15:22:08 -08002412 /*
2413 * lock not needed as this is only incremented in the single
2414 * threaded kernel __init code path all other access are read
2415 * only
2416 */
Mike Travis1b198bb2012-03-05 15:05:16 -08002417 if (g_num_of_iommus < IOMMU_UNITS_SUPPORTED) {
2418 g_num_of_iommus++;
2419 continue;
2420 }
2421 printk_once(KERN_ERR "intel-iommu: exceeded %d IOMMUs\n",
2422 IOMMU_UNITS_SUPPORTED);
mark gross5e0d2a62008-03-04 15:22:08 -08002423 }
2424
Weidong Hand9630fe2008-12-08 11:06:32 +08002425 g_iommus = kcalloc(g_num_of_iommus, sizeof(struct intel_iommu *),
2426 GFP_KERNEL);
2427 if (!g_iommus) {
2428 printk(KERN_ERR "Allocating global iommu array failed\n");
2429 ret = -ENOMEM;
2430 goto error;
2431 }
2432
mark gross80b20dd2008-04-18 13:53:58 -07002433 deferred_flush = kzalloc(g_num_of_iommus *
2434 sizeof(struct deferred_flush_tables), GFP_KERNEL);
2435 if (!deferred_flush) {
mark gross5e0d2a62008-03-04 15:22:08 -08002436 ret = -ENOMEM;
2437 goto error;
2438 }
2439
mark gross5e0d2a62008-03-04 15:22:08 -08002440 for_each_drhd_unit(drhd) {
2441 if (drhd->ignored)
2442 continue;
Suresh Siddha1886e8a2008-07-10 11:16:37 -07002443
2444 iommu = drhd->iommu;
Weidong Hand9630fe2008-12-08 11:06:32 +08002445 g_iommus[iommu->seq_id] = iommu;
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07002446
Suresh Siddhae61d98d2008-07-10 11:16:35 -07002447 ret = iommu_init_domains(iommu);
2448 if (ret)
2449 goto error;
2450
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07002451 /*
2452 * TBD:
2453 * we could share the same root & context tables
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002454 * among all IOMMU's. Need to Split it later.
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07002455 */
2456 ret = iommu_alloc_root_entry(iommu);
2457 if (ret) {
2458 printk(KERN_ERR "IOMMU: allocate root entry failed\n");
2459 goto error;
2460 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002461 if (!ecap_pass_through(iommu->ecap))
David Woodhouse19943b02009-08-04 16:19:20 +01002462 hw_pass_through = 0;
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07002463 }
2464
Suresh Siddha1531a6a2009-03-16 17:04:57 -07002465 /*
2466 * Start from the sane iommu hardware state.
2467 */
Youquan Songa77b67d2008-10-16 16:31:56 -07002468 for_each_drhd_unit(drhd) {
2469 if (drhd->ignored)
2470 continue;
2471
2472 iommu = drhd->iommu;
Suresh Siddha1531a6a2009-03-16 17:04:57 -07002473
2474 /*
2475 * If the queued invalidation is already initialized by us
2476 * (for example, while enabling interrupt-remapping) then
2477 * we got the things already rolling from a sane state.
2478 */
2479 if (iommu->qi)
2480 continue;
2481
2482 /*
2483 * Clear any previous faults.
2484 */
2485 dmar_fault(-1, iommu);
2486 /*
2487 * Disable queued invalidation if supported and already enabled
2488 * before OS handover.
2489 */
2490 dmar_disable_qi(iommu);
2491 }
2492
2493 for_each_drhd_unit(drhd) {
2494 if (drhd->ignored)
2495 continue;
2496
2497 iommu = drhd->iommu;
2498
Youquan Songa77b67d2008-10-16 16:31:56 -07002499 if (dmar_enable_qi(iommu)) {
2500 /*
2501 * Queued Invalidate not enabled, use Register Based
2502 * Invalidate
2503 */
2504 iommu->flush.flush_context = __iommu_flush_context;
2505 iommu->flush.flush_iotlb = __iommu_flush_iotlb;
Yinghai Lu680a7522010-04-08 19:58:23 +01002506 printk(KERN_INFO "IOMMU %d 0x%Lx: using Register based "
FUJITA Tomonorib4e0f9e2008-11-19 13:53:42 +09002507 "invalidation\n",
Yinghai Lu680a7522010-04-08 19:58:23 +01002508 iommu->seq_id,
FUJITA Tomonorib4e0f9e2008-11-19 13:53:42 +09002509 (unsigned long long)drhd->reg_base_addr);
Youquan Songa77b67d2008-10-16 16:31:56 -07002510 } else {
2511 iommu->flush.flush_context = qi_flush_context;
2512 iommu->flush.flush_iotlb = qi_flush_iotlb;
Yinghai Lu680a7522010-04-08 19:58:23 +01002513 printk(KERN_INFO "IOMMU %d 0x%Lx: using Queued "
FUJITA Tomonorib4e0f9e2008-11-19 13:53:42 +09002514 "invalidation\n",
Yinghai Lu680a7522010-04-08 19:58:23 +01002515 iommu->seq_id,
FUJITA Tomonorib4e0f9e2008-11-19 13:53:42 +09002516 (unsigned long long)drhd->reg_base_addr);
Youquan Songa77b67d2008-10-16 16:31:56 -07002517 }
2518 }
2519
David Woodhouse19943b02009-08-04 16:19:20 +01002520 if (iommu_pass_through)
David Woodhousee0fc7e0b2009-09-30 09:12:17 -07002521 iommu_identity_mapping |= IDENTMAP_ALL;
2522
Suresh Siddhad3f13812011-08-23 17:05:25 -07002523#ifdef CONFIG_INTEL_IOMMU_BROKEN_GFX_WA
David Woodhousee0fc7e0b2009-09-30 09:12:17 -07002524 iommu_identity_mapping |= IDENTMAP_GFX;
David Woodhouse19943b02009-08-04 16:19:20 +01002525#endif
David Woodhousee0fc7e0b2009-09-30 09:12:17 -07002526
2527 check_tylersburg_isoch();
2528
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002529 /*
2530 * If pass through is not set or not enabled, setup context entries for
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002531 * identity mappings for rmrr, gfx, and isa and may fall back to static
2532 * identity mapping if iommu_identity_mapping is set.
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002533 */
David Woodhouse19943b02009-08-04 16:19:20 +01002534 if (iommu_identity_mapping) {
2535 ret = iommu_prepare_static_identity_mapping(hw_pass_through);
2536 if (ret) {
2537 printk(KERN_CRIT "Failed to setup IOMMU pass-through\n");
2538 goto error;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002539 }
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002540 }
David Woodhouse19943b02009-08-04 16:19:20 +01002541 /*
2542 * For each rmrr
2543 * for each dev attached to rmrr
2544 * do
2545 * locate drhd for dev, alloc domain for dev
2546 * allocate free domain
2547 * allocate page table entries for rmrr
2548 * if context not allocated for bus
2549 * allocate and init context
2550 * set present in root table for this bus
2551 * init context with domain, translation etc
2552 * endfor
2553 * endfor
2554 */
2555 printk(KERN_INFO "IOMMU: Setting RMRR:\n");
2556 for_each_rmrr_units(rmrr) {
2557 for (i = 0; i < rmrr->devices_cnt; i++) {
2558 pdev = rmrr->devices[i];
2559 /*
2560 * some BIOS lists non-exist devices in DMAR
2561 * table.
2562 */
2563 if (!pdev)
2564 continue;
2565 ret = iommu_prepare_rmrr_dev(rmrr, pdev);
2566 if (ret)
2567 printk(KERN_ERR
2568 "IOMMU: mapping reserved region failed\n");
2569 }
2570 }
2571
2572 iommu_prepare_isa();
Keshavamurthy, Anil S49a04292007-10-21 16:41:57 -07002573
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07002574 /*
2575 * for each drhd
2576 * enable fault log
2577 * global invalidate context cache
2578 * global invalidate iotlb
2579 * enable translation
2580 */
2581 for_each_drhd_unit(drhd) {
Joseph Cihula51a63e62011-03-21 11:04:24 -07002582 if (drhd->ignored) {
2583 /*
2584 * we always have to disable PMRs or DMA may fail on
2585 * this device
2586 */
2587 if (force_on)
2588 iommu_disable_protect_mem_regions(drhd->iommu);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07002589 continue;
Joseph Cihula51a63e62011-03-21 11:04:24 -07002590 }
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07002591 iommu = drhd->iommu;
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07002592
2593 iommu_flush_write_buffer(iommu);
2594
Keshavamurthy, Anil S3460a6d2007-10-21 16:41:54 -07002595 ret = dmar_set_interrupt(iommu);
2596 if (ret)
2597 goto error;
2598
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07002599 iommu_set_root_entry(iommu);
2600
David Woodhouse4c25a2c2009-05-10 17:16:06 +01002601 iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002602 iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH);
mark grossf8bab732008-02-08 04:18:38 -08002603
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07002604 ret = iommu_enable_translation(iommu);
2605 if (ret)
2606 goto error;
David Woodhouseb94996c2009-09-19 15:28:12 -07002607
2608 iommu_disable_protect_mem_regions(iommu);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07002609 }
2610
2611 return 0;
2612error:
2613 for_each_drhd_unit(drhd) {
2614 if (drhd->ignored)
2615 continue;
2616 iommu = drhd->iommu;
2617 free_iommu(iommu);
2618 }
Weidong Hand9630fe2008-12-08 11:06:32 +08002619 kfree(g_iommus);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07002620 return ret;
2621}
2622
David Woodhouse5a5e02a2009-07-04 09:35:44 +01002623/* This takes a number of _MM_ pages, not VTD pages */
David Woodhouse875764d2009-06-28 21:20:51 +01002624static struct iova *intel_alloc_iova(struct device *dev,
2625 struct dmar_domain *domain,
2626 unsigned long nrpages, uint64_t dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002627{
2628 struct pci_dev *pdev = to_pci_dev(dev);
2629 struct iova *iova = NULL;
2630
David Woodhouse875764d2009-06-28 21:20:51 +01002631 /* Restrict dma_mask to the width that the iommu can handle */
2632 dma_mask = min_t(uint64_t, DOMAIN_MAX_ADDR(domain->gaw), dma_mask);
2633
2634 if (!dmar_forcedac && dma_mask > DMA_BIT_MASK(32)) {
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002635 /*
2636 * First try to allocate an io virtual address in
Yang Hongyang284901a2009-04-06 19:01:15 -07002637 * DMA_BIT_MASK(32) and if that fails then try allocating
Joe Perches36098012007-12-17 11:40:11 -08002638 * from higher range
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002639 */
David Woodhouse875764d2009-06-28 21:20:51 +01002640 iova = alloc_iova(&domain->iovad, nrpages,
2641 IOVA_PFN(DMA_BIT_MASK(32)), 1);
2642 if (iova)
2643 return iova;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002644 }
David Woodhouse875764d2009-06-28 21:20:51 +01002645 iova = alloc_iova(&domain->iovad, nrpages, IOVA_PFN(dma_mask), 1);
2646 if (unlikely(!iova)) {
2647 printk(KERN_ERR "Allocating %ld-page iova for %s failed",
2648 nrpages, pci_name(pdev));
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002649 return NULL;
2650 }
2651
2652 return iova;
2653}
2654
David Woodhouse147202a2009-07-07 19:43:20 +01002655static struct dmar_domain *__get_valid_domain_for_dev(struct pci_dev *pdev)
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07002656{
2657 struct dmar_domain *domain;
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07002658 int ret;
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07002659
2660 domain = get_domain_for_dev(pdev,
2661 DEFAULT_DOMAIN_ADDRESS_WIDTH);
2662 if (!domain) {
2663 printk(KERN_ERR
2664 "Allocating domain for %s failed", pci_name(pdev));
Al Viro4fe05bb2007-10-29 04:51:16 +00002665 return NULL;
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07002666 }
2667
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07002668 /* make sure context mapping is ok */
Weidong Han5331fe62008-12-08 23:00:00 +08002669 if (unlikely(!domain_context_mapped(pdev))) {
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07002670 ret = domain_context_mapping(domain, pdev,
2671 CONTEXT_TT_MULTI_LEVEL);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002672 if (ret) {
2673 printk(KERN_ERR
2674 "Domain context map for %s failed",
2675 pci_name(pdev));
Al Viro4fe05bb2007-10-29 04:51:16 +00002676 return NULL;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002677 }
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07002678 }
2679
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002680 return domain;
2681}
2682
David Woodhouse147202a2009-07-07 19:43:20 +01002683static inline struct dmar_domain *get_valid_domain_for_dev(struct pci_dev *dev)
2684{
2685 struct device_domain_info *info;
2686
2687 /* No lock here, assumes no domain exit in normal case */
2688 info = dev->dev.archdata.iommu;
2689 if (likely(info))
2690 return info->domain;
2691
2692 return __get_valid_domain_for_dev(dev);
2693}
2694
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002695static int iommu_dummy(struct pci_dev *pdev)
2696{
2697 return pdev->dev.archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO;
2698}
2699
2700/* Check if the pdev needs to go through non-identity map and unmap process.*/
David Woodhouse73676832009-07-04 14:08:36 +01002701static int iommu_no_mapping(struct device *dev)
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002702{
David Woodhouse73676832009-07-04 14:08:36 +01002703 struct pci_dev *pdev;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002704 int found;
2705
David Woodhouse73676832009-07-04 14:08:36 +01002706 if (unlikely(dev->bus != &pci_bus_type))
2707 return 1;
2708
2709 pdev = to_pci_dev(dev);
David Woodhouse1e4c64c2009-07-04 10:40:38 +01002710 if (iommu_dummy(pdev))
2711 return 1;
2712
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002713 if (!iommu_identity_mapping)
David Woodhouse1e4c64c2009-07-04 10:40:38 +01002714 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002715
2716 found = identity_mapping(pdev);
2717 if (found) {
David Woodhouse6941af22009-07-04 18:24:27 +01002718 if (iommu_should_identity_map(pdev, 0))
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002719 return 1;
2720 else {
2721 /*
2722 * 32 bit DMA is removed from si_domain and fall back
2723 * to non-identity mapping.
2724 */
2725 domain_remove_one_dev_info(si_domain, pdev);
2726 printk(KERN_INFO "32bit %s uses non-identity mapping\n",
2727 pci_name(pdev));
2728 return 0;
2729 }
2730 } else {
2731 /*
2732 * In case of a detached 64 bit DMA device from vm, the device
2733 * is put into si_domain for identity mapping.
2734 */
David Woodhouse6941af22009-07-04 18:24:27 +01002735 if (iommu_should_identity_map(pdev, 0)) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002736 int ret;
David Woodhouse5fe60f42009-08-09 10:53:41 +01002737 ret = domain_add_dev_info(si_domain, pdev,
2738 hw_pass_through ?
2739 CONTEXT_TT_PASS_THROUGH :
2740 CONTEXT_TT_MULTI_LEVEL);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002741 if (!ret) {
2742 printk(KERN_INFO "64bit %s uses identity mapping\n",
2743 pci_name(pdev));
2744 return 1;
2745 }
2746 }
2747 }
2748
David Woodhouse1e4c64c2009-07-04 10:40:38 +01002749 return 0;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002750}
2751
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09002752static dma_addr_t __intel_map_single(struct device *hwdev, phys_addr_t paddr,
2753 size_t size, int dir, u64 dma_mask)
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002754{
2755 struct pci_dev *pdev = to_pci_dev(hwdev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002756 struct dmar_domain *domain;
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002757 phys_addr_t start_paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002758 struct iova *iova;
2759 int prot = 0;
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002760 int ret;
Weidong Han8c11e792008-12-08 15:29:22 +08002761 struct intel_iommu *iommu;
Fenghua Yu33041ec2009-08-04 15:10:59 -07002762 unsigned long paddr_pfn = paddr >> PAGE_SHIFT;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002763
2764 BUG_ON(dir == DMA_NONE);
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002765
David Woodhouse73676832009-07-04 14:08:36 +01002766 if (iommu_no_mapping(hwdev))
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002767 return paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002768
2769 domain = get_valid_domain_for_dev(pdev);
2770 if (!domain)
2771 return 0;
2772
Weidong Han8c11e792008-12-08 15:29:22 +08002773 iommu = domain_get_iommu(domain);
David Woodhouse88cb6a72009-06-28 15:03:06 +01002774 size = aligned_nrpages(paddr, size);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002775
Mike Travisc681d0b2011-05-28 13:15:05 -05002776 iova = intel_alloc_iova(hwdev, domain, dma_to_mm_pfn(size), dma_mask);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002777 if (!iova)
2778 goto error;
2779
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07002780 /*
2781 * Check if DMAR supports zero-length reads on write only
2782 * mappings..
2783 */
2784 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08002785 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07002786 prot |= DMA_PTE_READ;
2787 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
2788 prot |= DMA_PTE_WRITE;
2789 /*
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002790 * paddr - (paddr + size) might be partial page, we should map the whole
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07002791 * page. Note: if two part of one page are separately mapped, we
Ingo Molnar6865f0d2008-04-22 11:09:04 +02002792 * might have two guest_addr mapping to the same host paddr, but this
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07002793 * is not a big problem
2794 */
David Woodhouse0ab36de2009-06-28 14:01:43 +01002795 ret = domain_pfn_mapping(domain, mm_to_dma_pfn(iova->pfn_lo),
Fenghua Yu33041ec2009-08-04 15:10:59 -07002796 mm_to_dma_pfn(paddr_pfn), size, prot);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07002797 if (ret)
2798 goto error;
2799
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002800 /* it's a non-present to present mapping. Only flush if caching mode */
2801 if (cap_caching_mode(iommu->cap))
Nadav Amit82653632010-04-01 13:24:40 +03002802 iommu_flush_iotlb_psi(iommu, domain->id, mm_to_dma_pfn(iova->pfn_lo), size, 1);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01002803 else
Weidong Han8c11e792008-12-08 15:29:22 +08002804 iommu_flush_write_buffer(iommu);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002805
David Woodhouse03d6a242009-06-28 15:33:46 +01002806 start_paddr = (phys_addr_t)iova->pfn_lo << PAGE_SHIFT;
2807 start_paddr += paddr & ~PAGE_MASK;
2808 return start_paddr;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002809
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07002810error:
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002811 if (iova)
2812 __free_iova(&domain->iovad, iova);
David Woodhouse4cf2e752009-02-11 17:23:43 +00002813 printk(KERN_ERR"Device %s request: %zx@%llx dir %d --- failed\n",
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002814 pci_name(pdev), size, (unsigned long long)paddr, dir);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07002815 return 0;
2816}
2817
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09002818static dma_addr_t intel_map_page(struct device *dev, struct page *page,
2819 unsigned long offset, size_t size,
2820 enum dma_data_direction dir,
2821 struct dma_attrs *attrs)
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09002822{
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09002823 return __intel_map_single(dev, page_to_phys(page) + offset, size,
2824 dir, to_pci_dev(dev)->dma_mask);
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09002825}
2826
mark gross5e0d2a62008-03-04 15:22:08 -08002827static void flush_unmaps(void)
2828{
mark gross80b20dd2008-04-18 13:53:58 -07002829 int i, j;
mark gross5e0d2a62008-03-04 15:22:08 -08002830
mark gross5e0d2a62008-03-04 15:22:08 -08002831 timer_on = 0;
2832
2833 /* just flush them all */
2834 for (i = 0; i < g_num_of_iommus; i++) {
Weidong Hana2bb8452008-12-08 11:24:12 +08002835 struct intel_iommu *iommu = g_iommus[i];
2836 if (!iommu)
2837 continue;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07002838
Yu Zhao9dd2fe82009-05-18 13:51:36 +08002839 if (!deferred_flush[i].next)
2840 continue;
2841
Nadav Amit78d5f0f2010-04-08 23:00:41 +03002842 /* In caching mode, global flushes turn emulation expensive */
2843 if (!cap_caching_mode(iommu->cap))
2844 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
Yu Zhao93a23a72009-05-18 13:51:37 +08002845 DMA_TLB_GLOBAL_FLUSH);
Yu Zhao9dd2fe82009-05-18 13:51:36 +08002846 for (j = 0; j < deferred_flush[i].next; j++) {
Yu Zhao93a23a72009-05-18 13:51:37 +08002847 unsigned long mask;
2848 struct iova *iova = deferred_flush[i].iova[j];
Nadav Amit78d5f0f2010-04-08 23:00:41 +03002849 struct dmar_domain *domain = deferred_flush[i].domain[j];
Yu Zhao93a23a72009-05-18 13:51:37 +08002850
Nadav Amit78d5f0f2010-04-08 23:00:41 +03002851 /* On real hardware multiple invalidations are expensive */
2852 if (cap_caching_mode(iommu->cap))
2853 iommu_flush_iotlb_psi(iommu, domain->id,
2854 iova->pfn_lo, iova->pfn_hi - iova->pfn_lo + 1, 0);
2855 else {
2856 mask = ilog2(mm_to_dma_pfn(iova->pfn_hi - iova->pfn_lo + 1));
2857 iommu_flush_dev_iotlb(deferred_flush[i].domain[j],
2858 (uint64_t)iova->pfn_lo << PAGE_SHIFT, mask);
2859 }
Yu Zhao93a23a72009-05-18 13:51:37 +08002860 __free_iova(&deferred_flush[i].domain[j]->iovad, iova);
mark gross80b20dd2008-04-18 13:53:58 -07002861 }
Yu Zhao9dd2fe82009-05-18 13:51:36 +08002862 deferred_flush[i].next = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08002863 }
2864
mark gross5e0d2a62008-03-04 15:22:08 -08002865 list_size = 0;
mark gross5e0d2a62008-03-04 15:22:08 -08002866}
2867
2868static void flush_unmaps_timeout(unsigned long data)
2869{
mark gross80b20dd2008-04-18 13:53:58 -07002870 unsigned long flags;
2871
2872 spin_lock_irqsave(&async_umap_flush_lock, flags);
mark gross5e0d2a62008-03-04 15:22:08 -08002873 flush_unmaps();
mark gross80b20dd2008-04-18 13:53:58 -07002874 spin_unlock_irqrestore(&async_umap_flush_lock, flags);
mark gross5e0d2a62008-03-04 15:22:08 -08002875}
2876
2877static void add_unmap(struct dmar_domain *dom, struct iova *iova)
2878{
2879 unsigned long flags;
mark gross80b20dd2008-04-18 13:53:58 -07002880 int next, iommu_id;
Weidong Han8c11e792008-12-08 15:29:22 +08002881 struct intel_iommu *iommu;
mark gross5e0d2a62008-03-04 15:22:08 -08002882
2883 spin_lock_irqsave(&async_umap_flush_lock, flags);
mark gross80b20dd2008-04-18 13:53:58 -07002884 if (list_size == HIGH_WATER_MARK)
2885 flush_unmaps();
2886
Weidong Han8c11e792008-12-08 15:29:22 +08002887 iommu = domain_get_iommu(dom);
2888 iommu_id = iommu->seq_id;
Suresh Siddhac42d9f32008-07-10 11:16:36 -07002889
mark gross80b20dd2008-04-18 13:53:58 -07002890 next = deferred_flush[iommu_id].next;
2891 deferred_flush[iommu_id].domain[next] = dom;
2892 deferred_flush[iommu_id].iova[next] = iova;
2893 deferred_flush[iommu_id].next++;
mark gross5e0d2a62008-03-04 15:22:08 -08002894
2895 if (!timer_on) {
2896 mod_timer(&unmap_timer, jiffies + msecs_to_jiffies(10));
2897 timer_on = 1;
2898 }
2899 list_size++;
2900 spin_unlock_irqrestore(&async_umap_flush_lock, flags);
2901}
2902
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09002903static void intel_unmap_page(struct device *dev, dma_addr_t dev_addr,
2904 size_t size, enum dma_data_direction dir,
2905 struct dma_attrs *attrs)
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07002906{
2907 struct pci_dev *pdev = to_pci_dev(dev);
2908 struct dmar_domain *domain;
David Woodhoused794dc92009-06-28 00:27:49 +01002909 unsigned long start_pfn, last_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002910 struct iova *iova;
Weidong Han8c11e792008-12-08 15:29:22 +08002911 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07002912
David Woodhouse73676832009-07-04 14:08:36 +01002913 if (iommu_no_mapping(dev))
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07002914 return;
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07002915
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07002916 domain = find_domain(pdev);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002917 BUG_ON(!domain);
2918
Weidong Han8c11e792008-12-08 15:29:22 +08002919 iommu = domain_get_iommu(domain);
2920
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002921 iova = find_iova(&domain->iovad, IOVA_PFN(dev_addr));
David Woodhouse85b98272009-07-01 19:27:53 +01002922 if (WARN_ONCE(!iova, "Driver unmaps unmatched page at PFN %llx\n",
2923 (unsigned long long)dev_addr))
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07002924 return;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002925
David Woodhoused794dc92009-06-28 00:27:49 +01002926 start_pfn = mm_to_dma_pfn(iova->pfn_lo);
2927 last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002928
David Woodhoused794dc92009-06-28 00:27:49 +01002929 pr_debug("Device %s unmapping: pfn %lx-%lx\n",
2930 pci_name(pdev), start_pfn, last_pfn);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002931
2932 /* clear the whole page */
David Woodhoused794dc92009-06-28 00:27:49 +01002933 dma_pte_clear_range(domain, start_pfn, last_pfn);
2934
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07002935 /* free page tables */
David Woodhoused794dc92009-06-28 00:27:49 +01002936 dma_pte_free_pagetable(domain, start_pfn, last_pfn);
2937
mark gross5e0d2a62008-03-04 15:22:08 -08002938 if (intel_iommu_strict) {
David Woodhouse03d6a242009-06-28 15:33:46 +01002939 iommu_flush_iotlb_psi(iommu, domain->id, start_pfn,
Nadav Amit82653632010-04-01 13:24:40 +03002940 last_pfn - start_pfn + 1, 0);
mark gross5e0d2a62008-03-04 15:22:08 -08002941 /* free iova */
2942 __free_iova(&domain->iovad, iova);
2943 } else {
2944 add_unmap(domain, iova);
2945 /*
2946 * queue up the release of the unmap to save the 1/6th of the
2947 * cpu used up by the iotlb flush operation...
2948 */
mark gross5e0d2a62008-03-04 15:22:08 -08002949 }
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07002950}
2951
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09002952static void *intel_alloc_coherent(struct device *hwdev, size_t size,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002953 dma_addr_t *dma_handle, gfp_t flags,
2954 struct dma_attrs *attrs)
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07002955{
2956 void *vaddr;
2957 int order;
2958
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002959 size = PAGE_ALIGN(size);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07002960 order = get_order(size);
Alex Williamsone8bb9102009-11-04 15:59:34 -07002961
2962 if (!iommu_no_mapping(hwdev))
2963 flags &= ~(GFP_DMA | GFP_DMA32);
2964 else if (hwdev->coherent_dma_mask < dma_get_required_mask(hwdev)) {
2965 if (hwdev->coherent_dma_mask < DMA_BIT_MASK(32))
2966 flags |= GFP_DMA;
2967 else
2968 flags |= GFP_DMA32;
2969 }
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07002970
2971 vaddr = (void *)__get_free_pages(flags, order);
2972 if (!vaddr)
2973 return NULL;
2974 memset(vaddr, 0, size);
2975
FUJITA Tomonoribb9e6d62008-10-15 16:08:28 +09002976 *dma_handle = __intel_map_single(hwdev, virt_to_bus(vaddr), size,
2977 DMA_BIDIRECTIONAL,
2978 hwdev->coherent_dma_mask);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07002979 if (*dma_handle)
2980 return vaddr;
2981 free_pages((unsigned long)vaddr, order);
2982 return NULL;
2983}
2984
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09002985static void intel_free_coherent(struct device *hwdev, size_t size, void *vaddr,
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02002986 dma_addr_t dma_handle, struct dma_attrs *attrs)
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07002987{
2988 int order;
2989
Fenghua Yu5b6985c2008-10-16 18:02:32 -07002990 size = PAGE_ALIGN(size);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07002991 order = get_order(size);
2992
David Woodhouse0db9b7a2009-07-14 02:01:57 +01002993 intel_unmap_page(hwdev, dma_handle, size, DMA_BIDIRECTIONAL, NULL);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07002994 free_pages((unsigned long)vaddr, order);
2995}
2996
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09002997static void intel_unmap_sg(struct device *hwdev, struct scatterlist *sglist,
2998 int nelems, enum dma_data_direction dir,
2999 struct dma_attrs *attrs)
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07003000{
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07003001 struct pci_dev *pdev = to_pci_dev(hwdev);
3002 struct dmar_domain *domain;
David Woodhoused794dc92009-06-28 00:27:49 +01003003 unsigned long start_pfn, last_pfn;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003004 struct iova *iova;
Weidong Han8c11e792008-12-08 15:29:22 +08003005 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07003006
David Woodhouse73676832009-07-04 14:08:36 +01003007 if (iommu_no_mapping(hwdev))
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07003008 return;
3009
3010 domain = find_domain(pdev);
Weidong Han8c11e792008-12-08 15:29:22 +08003011 BUG_ON(!domain);
3012
3013 iommu = domain_get_iommu(domain);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07003014
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003015 iova = find_iova(&domain->iovad, IOVA_PFN(sglist[0].dma_address));
David Woodhouse85b98272009-07-01 19:27:53 +01003016 if (WARN_ONCE(!iova, "Driver unmaps unmatched sglist at PFN %llx\n",
3017 (unsigned long long)sglist[0].dma_address))
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003018 return;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003019
David Woodhoused794dc92009-06-28 00:27:49 +01003020 start_pfn = mm_to_dma_pfn(iova->pfn_lo);
3021 last_pfn = mm_to_dma_pfn(iova->pfn_hi + 1) - 1;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003022
3023 /* clear the whole page */
David Woodhoused794dc92009-06-28 00:27:49 +01003024 dma_pte_clear_range(domain, start_pfn, last_pfn);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003025
David Woodhoused794dc92009-06-28 00:27:49 +01003026 /* free page tables */
3027 dma_pte_free_pagetable(domain, start_pfn, last_pfn);
3028
David Woodhouseacea0012009-07-14 01:55:11 +01003029 if (intel_iommu_strict) {
3030 iommu_flush_iotlb_psi(iommu, domain->id, start_pfn,
Nadav Amit82653632010-04-01 13:24:40 +03003031 last_pfn - start_pfn + 1, 0);
David Woodhouseacea0012009-07-14 01:55:11 +01003032 /* free iova */
3033 __free_iova(&domain->iovad, iova);
3034 } else {
3035 add_unmap(domain, iova);
3036 /*
3037 * queue up the release of the unmap to save the 1/6th of the
3038 * cpu used up by the iotlb flush operation...
3039 */
3040 }
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07003041}
3042
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07003043static int intel_nontranslate_map_sg(struct device *hddev,
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003044 struct scatterlist *sglist, int nelems, int dir)
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07003045{
3046 int i;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003047 struct scatterlist *sg;
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07003048
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003049 for_each_sg(sglist, sg, nelems, i) {
FUJITA Tomonori12d4d402007-10-23 09:32:25 +02003050 BUG_ON(!sg_page(sg));
David Woodhouse4cf2e752009-02-11 17:23:43 +00003051 sg->dma_address = page_to_phys(sg_page(sg)) + sg->offset;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003052 sg->dma_length = sg->length;
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07003053 }
3054 return nelems;
3055}
3056
FUJITA Tomonorid7ab5c42009-01-28 21:53:18 +09003057static int intel_map_sg(struct device *hwdev, struct scatterlist *sglist, int nelems,
3058 enum dma_data_direction dir, struct dma_attrs *attrs)
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07003059{
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07003060 int i;
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07003061 struct pci_dev *pdev = to_pci_dev(hwdev);
3062 struct dmar_domain *domain;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003063 size_t size = 0;
3064 int prot = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003065 struct iova *iova = NULL;
3066 int ret;
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003067 struct scatterlist *sg;
David Woodhouseb536d242009-06-28 14:49:31 +01003068 unsigned long start_vpfn;
Weidong Han8c11e792008-12-08 15:29:22 +08003069 struct intel_iommu *iommu;
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07003070
3071 BUG_ON(dir == DMA_NONE);
David Woodhouse73676832009-07-04 14:08:36 +01003072 if (iommu_no_mapping(hwdev))
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003073 return intel_nontranslate_map_sg(hwdev, sglist, nelems, dir);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07003074
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003075 domain = get_valid_domain_for_dev(pdev);
3076 if (!domain)
3077 return 0;
3078
Weidong Han8c11e792008-12-08 15:29:22 +08003079 iommu = domain_get_iommu(domain);
3080
David Woodhouseb536d242009-06-28 14:49:31 +01003081 for_each_sg(sglist, sg, nelems, i)
David Woodhouse88cb6a72009-06-28 15:03:06 +01003082 size += aligned_nrpages(sg->offset, sg->length);
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07003083
David Woodhouse5a5e02a2009-07-04 09:35:44 +01003084 iova = intel_alloc_iova(hwdev, domain, dma_to_mm_pfn(size),
3085 pdev->dma_mask);
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003086 if (!iova) {
FUJITA Tomonoric03ab372007-10-21 16:42:00 -07003087 sglist->dma_length = 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003088 return 0;
3089 }
3090
3091 /*
3092 * Check if DMAR supports zero-length reads on write only
3093 * mappings..
3094 */
3095 if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
Weidong Han8c11e792008-12-08 15:29:22 +08003096 !cap_zlr(iommu->cap))
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003097 prot |= DMA_PTE_READ;
3098 if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
3099 prot |= DMA_PTE_WRITE;
3100
David Woodhouseb536d242009-06-28 14:49:31 +01003101 start_vpfn = mm_to_dma_pfn(iova->pfn_lo);
David Woodhousee1605492009-06-29 11:17:38 +01003102
Fenghua Yuf5329592009-08-04 15:09:37 -07003103 ret = domain_sg_mapping(domain, start_vpfn, sglist, size, prot);
David Woodhousee1605492009-06-29 11:17:38 +01003104 if (unlikely(ret)) {
3105 /* clear the page */
3106 dma_pte_clear_range(domain, start_vpfn,
3107 start_vpfn + size - 1);
3108 /* free page tables */
3109 dma_pte_free_pagetable(domain, start_vpfn,
3110 start_vpfn + size - 1);
3111 /* free iova */
3112 __free_iova(&domain->iovad, iova);
3113 return 0;
Keshavamurthy, Anil Sf76aec72007-10-21 16:41:58 -07003114 }
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07003115
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003116 /* it's a non-present to present mapping. Only flush if caching mode */
3117 if (cap_caching_mode(iommu->cap))
Nadav Amit82653632010-04-01 13:24:40 +03003118 iommu_flush_iotlb_psi(iommu, domain->id, start_vpfn, size, 1);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003119 else
Weidong Han8c11e792008-12-08 15:29:22 +08003120 iommu_flush_write_buffer(iommu);
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003121
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07003122 return nelems;
3123}
3124
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09003125static int intel_mapping_error(struct device *dev, dma_addr_t dma_addr)
3126{
3127 return !dma_addr;
3128}
3129
FUJITA Tomonori160c1d82009-01-05 23:59:02 +09003130struct dma_map_ops intel_dma_ops = {
Andrzej Pietrasiewiczbaa676f2012-03-27 14:28:18 +02003131 .alloc = intel_alloc_coherent,
3132 .free = intel_free_coherent,
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07003133 .map_sg = intel_map_sg,
3134 .unmap_sg = intel_unmap_sg,
FUJITA Tomonoriffbbef52009-01-05 23:47:26 +09003135 .map_page = intel_map_page,
3136 .unmap_page = intel_unmap_page,
FUJITA Tomonoridfb805e2009-01-28 21:53:17 +09003137 .mapping_error = intel_mapping_error,
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07003138};
3139
3140static inline int iommu_domain_cache_init(void)
3141{
3142 int ret = 0;
3143
3144 iommu_domain_cache = kmem_cache_create("iommu_domain",
3145 sizeof(struct dmar_domain),
3146 0,
3147 SLAB_HWCACHE_ALIGN,
3148
3149 NULL);
3150 if (!iommu_domain_cache) {
3151 printk(KERN_ERR "Couldn't create iommu_domain cache\n");
3152 ret = -ENOMEM;
3153 }
3154
3155 return ret;
3156}
3157
3158static inline int iommu_devinfo_cache_init(void)
3159{
3160 int ret = 0;
3161
3162 iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
3163 sizeof(struct device_domain_info),
3164 0,
3165 SLAB_HWCACHE_ALIGN,
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07003166 NULL);
3167 if (!iommu_devinfo_cache) {
3168 printk(KERN_ERR "Couldn't create devinfo cache\n");
3169 ret = -ENOMEM;
3170 }
3171
3172 return ret;
3173}
3174
3175static inline int iommu_iova_cache_init(void)
3176{
3177 int ret = 0;
3178
3179 iommu_iova_cache = kmem_cache_create("iommu_iova",
3180 sizeof(struct iova),
3181 0,
3182 SLAB_HWCACHE_ALIGN,
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07003183 NULL);
3184 if (!iommu_iova_cache) {
3185 printk(KERN_ERR "Couldn't create iova cache\n");
3186 ret = -ENOMEM;
3187 }
3188
3189 return ret;
3190}
3191
3192static int __init iommu_init_mempool(void)
3193{
3194 int ret;
3195 ret = iommu_iova_cache_init();
3196 if (ret)
3197 return ret;
3198
3199 ret = iommu_domain_cache_init();
3200 if (ret)
3201 goto domain_error;
3202
3203 ret = iommu_devinfo_cache_init();
3204 if (!ret)
3205 return ret;
3206
3207 kmem_cache_destroy(iommu_domain_cache);
3208domain_error:
3209 kmem_cache_destroy(iommu_iova_cache);
3210
3211 return -ENOMEM;
3212}
3213
3214static void __init iommu_exit_mempool(void)
3215{
3216 kmem_cache_destroy(iommu_devinfo_cache);
3217 kmem_cache_destroy(iommu_domain_cache);
3218 kmem_cache_destroy(iommu_iova_cache);
3219
3220}
3221
Dan Williams556ab452010-07-23 15:47:56 -07003222static void quirk_ioat_snb_local_iommu(struct pci_dev *pdev)
3223{
3224 struct dmar_drhd_unit *drhd;
3225 u32 vtbar;
3226 int rc;
3227
3228 /* We know that this device on this chipset has its own IOMMU.
3229 * If we find it under a different IOMMU, then the BIOS is lying
3230 * to us. Hope that the IOMMU for this device is actually
3231 * disabled, and it needs no translation...
3232 */
3233 rc = pci_bus_read_config_dword(pdev->bus, PCI_DEVFN(0, 0), 0xb0, &vtbar);
3234 if (rc) {
3235 /* "can't" happen */
3236 dev_info(&pdev->dev, "failed to run vt-d quirk\n");
3237 return;
3238 }
3239 vtbar &= 0xffff0000;
3240
3241 /* we know that the this iommu should be at offset 0xa000 from vtbar */
3242 drhd = dmar_find_matched_drhd_unit(pdev);
3243 if (WARN_TAINT_ONCE(!drhd || drhd->reg_base_addr - vtbar != 0xa000,
3244 TAINT_FIRMWARE_WORKAROUND,
3245 "BIOS assigned incorrect VT-d unit for Intel(R) QuickData Technology device\n"))
3246 pdev->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
3247}
3248DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IOAT_SNB, quirk_ioat_snb_local_iommu);
3249
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07003250static void __init init_no_remapping_devices(void)
3251{
3252 struct dmar_drhd_unit *drhd;
3253
3254 for_each_drhd_unit(drhd) {
3255 if (!drhd->include_all) {
3256 int i;
3257 for (i = 0; i < drhd->devices_cnt; i++)
3258 if (drhd->devices[i] != NULL)
3259 break;
3260 /* ignore DMAR unit if no pci devices exist */
3261 if (i == drhd->devices_cnt)
3262 drhd->ignored = 1;
3263 }
3264 }
3265
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07003266 for_each_drhd_unit(drhd) {
3267 int i;
3268 if (drhd->ignored || drhd->include_all)
3269 continue;
3270
3271 for (i = 0; i < drhd->devices_cnt; i++)
3272 if (drhd->devices[i] &&
David Woodhousec0771df2011-10-14 20:59:46 +01003273 !IS_GFX_DEVICE(drhd->devices[i]))
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07003274 break;
3275
3276 if (i < drhd->devices_cnt)
3277 continue;
3278
David Woodhousec0771df2011-10-14 20:59:46 +01003279 /* This IOMMU has *only* gfx devices. Either bypass it or
3280 set the gfx_mapped flag, as appropriate */
3281 if (dmar_map_gfx) {
3282 intel_iommu_gfx_mapped = 1;
3283 } else {
3284 drhd->ignored = 1;
3285 for (i = 0; i < drhd->devices_cnt; i++) {
3286 if (!drhd->devices[i])
3287 continue;
3288 drhd->devices[i]->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
3289 }
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07003290 }
3291 }
3292}
3293
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003294#ifdef CONFIG_SUSPEND
3295static int init_iommu_hw(void)
3296{
3297 struct dmar_drhd_unit *drhd;
3298 struct intel_iommu *iommu = NULL;
3299
3300 for_each_active_iommu(iommu, drhd)
3301 if (iommu->qi)
3302 dmar_reenable_qi(iommu);
3303
Joseph Cihulab7792602011-05-03 00:08:37 -07003304 for_each_iommu(iommu, drhd) {
3305 if (drhd->ignored) {
3306 /*
3307 * we always have to disable PMRs or DMA may fail on
3308 * this device
3309 */
3310 if (force_on)
3311 iommu_disable_protect_mem_regions(iommu);
3312 continue;
3313 }
3314
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003315 iommu_flush_write_buffer(iommu);
3316
3317 iommu_set_root_entry(iommu);
3318
3319 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003320 DMA_CCMD_GLOBAL_INVL);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003321 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003322 DMA_TLB_GLOBAL_FLUSH);
Joseph Cihulab7792602011-05-03 00:08:37 -07003323 if (iommu_enable_translation(iommu))
3324 return 1;
David Woodhouseb94996c2009-09-19 15:28:12 -07003325 iommu_disable_protect_mem_regions(iommu);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003326 }
3327
3328 return 0;
3329}
3330
3331static void iommu_flush_all(void)
3332{
3333 struct dmar_drhd_unit *drhd;
3334 struct intel_iommu *iommu;
3335
3336 for_each_active_iommu(iommu, drhd) {
3337 iommu->flush.flush_context(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003338 DMA_CCMD_GLOBAL_INVL);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003339 iommu->flush.flush_iotlb(iommu, 0, 0, 0,
David Woodhouse1f0ef2a2009-05-10 19:58:49 +01003340 DMA_TLB_GLOBAL_FLUSH);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003341 }
3342}
3343
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003344static int iommu_suspend(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003345{
3346 struct dmar_drhd_unit *drhd;
3347 struct intel_iommu *iommu = NULL;
3348 unsigned long flag;
3349
3350 for_each_active_iommu(iommu, drhd) {
3351 iommu->iommu_state = kzalloc(sizeof(u32) * MAX_SR_DMAR_REGS,
3352 GFP_ATOMIC);
3353 if (!iommu->iommu_state)
3354 goto nomem;
3355 }
3356
3357 iommu_flush_all();
3358
3359 for_each_active_iommu(iommu, drhd) {
3360 iommu_disable_translation(iommu);
3361
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003362 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003363
3364 iommu->iommu_state[SR_DMAR_FECTL_REG] =
3365 readl(iommu->reg + DMAR_FECTL_REG);
3366 iommu->iommu_state[SR_DMAR_FEDATA_REG] =
3367 readl(iommu->reg + DMAR_FEDATA_REG);
3368 iommu->iommu_state[SR_DMAR_FEADDR_REG] =
3369 readl(iommu->reg + DMAR_FEADDR_REG);
3370 iommu->iommu_state[SR_DMAR_FEUADDR_REG] =
3371 readl(iommu->reg + DMAR_FEUADDR_REG);
3372
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003373 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003374 }
3375 return 0;
3376
3377nomem:
3378 for_each_active_iommu(iommu, drhd)
3379 kfree(iommu->iommu_state);
3380
3381 return -ENOMEM;
3382}
3383
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003384static void iommu_resume(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003385{
3386 struct dmar_drhd_unit *drhd;
3387 struct intel_iommu *iommu = NULL;
3388 unsigned long flag;
3389
3390 if (init_iommu_hw()) {
Joseph Cihulab7792602011-05-03 00:08:37 -07003391 if (force_on)
3392 panic("tboot: IOMMU setup failed, DMAR can not resume!\n");
3393 else
3394 WARN(1, "IOMMU setup failed, DMAR can not resume!\n");
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003395 return;
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003396 }
3397
3398 for_each_active_iommu(iommu, drhd) {
3399
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003400 raw_spin_lock_irqsave(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003401
3402 writel(iommu->iommu_state[SR_DMAR_FECTL_REG],
3403 iommu->reg + DMAR_FECTL_REG);
3404 writel(iommu->iommu_state[SR_DMAR_FEDATA_REG],
3405 iommu->reg + DMAR_FEDATA_REG);
3406 writel(iommu->iommu_state[SR_DMAR_FEADDR_REG],
3407 iommu->reg + DMAR_FEADDR_REG);
3408 writel(iommu->iommu_state[SR_DMAR_FEUADDR_REG],
3409 iommu->reg + DMAR_FEUADDR_REG);
3410
Thomas Gleixner1f5b3c32011-07-19 16:19:51 +02003411 raw_spin_unlock_irqrestore(&iommu->register_lock, flag);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003412 }
3413
3414 for_each_active_iommu(iommu, drhd)
3415 kfree(iommu->iommu_state);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003416}
3417
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003418static struct syscore_ops iommu_syscore_ops = {
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003419 .resume = iommu_resume,
3420 .suspend = iommu_suspend,
3421};
3422
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003423static void __init init_iommu_pm_ops(void)
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003424{
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003425 register_syscore_ops(&iommu_syscore_ops);
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003426}
3427
3428#else
Rafael J. Wysocki99592ba2011-06-07 21:32:31 +02003429static inline void init_iommu_pm_ops(void) {}
Fenghua Yuf59c7b62009-03-27 14:22:42 -07003430#endif /* CONFIG_PM */
3431
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003432LIST_HEAD(dmar_rmrr_units);
3433
3434static void __init dmar_register_rmrr_unit(struct dmar_rmrr_unit *rmrr)
3435{
3436 list_add(&rmrr->list, &dmar_rmrr_units);
3437}
3438
3439
3440int __init dmar_parse_one_rmrr(struct acpi_dmar_header *header)
3441{
3442 struct acpi_dmar_reserved_memory *rmrr;
3443 struct dmar_rmrr_unit *rmrru;
3444
3445 rmrru = kzalloc(sizeof(*rmrru), GFP_KERNEL);
3446 if (!rmrru)
3447 return -ENOMEM;
3448
3449 rmrru->hdr = header;
3450 rmrr = (struct acpi_dmar_reserved_memory *)header;
3451 rmrru->base_address = rmrr->base_address;
3452 rmrru->end_address = rmrr->end_address;
3453
3454 dmar_register_rmrr_unit(rmrru);
3455 return 0;
3456}
3457
3458static int __init
3459rmrr_parse_dev(struct dmar_rmrr_unit *rmrru)
3460{
3461 struct acpi_dmar_reserved_memory *rmrr;
3462 int ret;
3463
3464 rmrr = (struct acpi_dmar_reserved_memory *) rmrru->hdr;
3465 ret = dmar_parse_dev_scope((void *)(rmrr + 1),
3466 ((void *)rmrr) + rmrr->header.length,
3467 &rmrru->devices_cnt, &rmrru->devices, rmrr->segment);
3468
3469 if (ret || (rmrru->devices_cnt == 0)) {
3470 list_del(&rmrru->list);
3471 kfree(rmrru);
3472 }
3473 return ret;
3474}
3475
3476static LIST_HEAD(dmar_atsr_units);
3477
3478int __init dmar_parse_one_atsr(struct acpi_dmar_header *hdr)
3479{
3480 struct acpi_dmar_atsr *atsr;
3481 struct dmar_atsr_unit *atsru;
3482
3483 atsr = container_of(hdr, struct acpi_dmar_atsr, header);
3484 atsru = kzalloc(sizeof(*atsru), GFP_KERNEL);
3485 if (!atsru)
3486 return -ENOMEM;
3487
3488 atsru->hdr = hdr;
3489 atsru->include_all = atsr->flags & 0x1;
3490
3491 list_add(&atsru->list, &dmar_atsr_units);
3492
3493 return 0;
3494}
3495
3496static int __init atsr_parse_dev(struct dmar_atsr_unit *atsru)
3497{
3498 int rc;
3499 struct acpi_dmar_atsr *atsr;
3500
3501 if (atsru->include_all)
3502 return 0;
3503
3504 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
3505 rc = dmar_parse_dev_scope((void *)(atsr + 1),
3506 (void *)atsr + atsr->header.length,
3507 &atsru->devices_cnt, &atsru->devices,
3508 atsr->segment);
3509 if (rc || !atsru->devices_cnt) {
3510 list_del(&atsru->list);
3511 kfree(atsru);
3512 }
3513
3514 return rc;
3515}
3516
3517int dmar_find_matched_atsr_unit(struct pci_dev *dev)
3518{
3519 int i;
3520 struct pci_bus *bus;
3521 struct acpi_dmar_atsr *atsr;
3522 struct dmar_atsr_unit *atsru;
3523
3524 dev = pci_physfn(dev);
3525
3526 list_for_each_entry(atsru, &dmar_atsr_units, list) {
3527 atsr = container_of(atsru->hdr, struct acpi_dmar_atsr, header);
3528 if (atsr->segment == pci_domain_nr(dev->bus))
3529 goto found;
3530 }
3531
3532 return 0;
3533
3534found:
3535 for (bus = dev->bus; bus; bus = bus->parent) {
3536 struct pci_dev *bridge = bus->self;
3537
3538 if (!bridge || !pci_is_pcie(bridge) ||
3539 bridge->pcie_type == PCI_EXP_TYPE_PCI_BRIDGE)
3540 return 0;
3541
3542 if (bridge->pcie_type == PCI_EXP_TYPE_ROOT_PORT) {
3543 for (i = 0; i < atsru->devices_cnt; i++)
3544 if (atsru->devices[i] == bridge)
3545 return 1;
3546 break;
3547 }
3548 }
3549
3550 if (atsru->include_all)
3551 return 1;
3552
3553 return 0;
3554}
3555
Sergey Senozhatskyc8f369a2011-10-26 18:45:39 +03003556int __init dmar_parse_rmrr_atsr_dev(void)
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003557{
3558 struct dmar_rmrr_unit *rmrr, *rmrr_n;
3559 struct dmar_atsr_unit *atsr, *atsr_n;
3560 int ret = 0;
3561
3562 list_for_each_entry_safe(rmrr, rmrr_n, &dmar_rmrr_units, list) {
3563 ret = rmrr_parse_dev(rmrr);
3564 if (ret)
3565 return ret;
3566 }
3567
3568 list_for_each_entry_safe(atsr, atsr_n, &dmar_atsr_units, list) {
3569 ret = atsr_parse_dev(atsr);
3570 if (ret)
3571 return ret;
3572 }
3573
3574 return ret;
3575}
3576
Fenghua Yu99dcade2009-11-11 07:23:06 -08003577/*
3578 * Here we only respond to action of unbound device from driver.
3579 *
3580 * Added device is not attached to its DMAR domain here yet. That will happen
3581 * when mapping the device to iova.
3582 */
3583static int device_notifier(struct notifier_block *nb,
3584 unsigned long action, void *data)
3585{
3586 struct device *dev = data;
3587 struct pci_dev *pdev = to_pci_dev(dev);
3588 struct dmar_domain *domain;
3589
David Woodhouse44cd6132009-12-02 10:18:30 +00003590 if (iommu_no_mapping(dev))
3591 return 0;
3592
Fenghua Yu99dcade2009-11-11 07:23:06 -08003593 domain = find_domain(pdev);
3594 if (!domain)
3595 return 0;
3596
Alex Williamsona97590e2011-03-04 14:52:16 -07003597 if (action == BUS_NOTIFY_UNBOUND_DRIVER && !iommu_pass_through) {
Fenghua Yu99dcade2009-11-11 07:23:06 -08003598 domain_remove_one_dev_info(domain, pdev);
3599
Alex Williamsona97590e2011-03-04 14:52:16 -07003600 if (!(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE) &&
3601 !(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY) &&
3602 list_empty(&domain->devices))
3603 domain_exit(domain);
3604 }
3605
Fenghua Yu99dcade2009-11-11 07:23:06 -08003606 return 0;
3607}
3608
3609static struct notifier_block device_nb = {
3610 .notifier_call = device_notifier,
3611};
3612
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07003613int __init intel_iommu_init(void)
3614{
3615 int ret = 0;
3616
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003617 /* VT-d is required for a TXT/tboot launch, so enforce that */
3618 force_on = tboot_force_iommu();
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07003619
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003620 if (dmar_table_init()) {
3621 if (force_on)
3622 panic("tboot: Failed to initialize DMAR table\n");
Suresh Siddha1886e8a2008-07-10 11:16:37 -07003623 return -ENODEV;
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003624 }
3625
Suresh Siddhac2c72862011-08-23 17:05:19 -07003626 if (dmar_dev_scope_init() < 0) {
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003627 if (force_on)
3628 panic("tboot: Failed to initialize DMAR device scope\n");
3629 return -ENODEV;
3630 }
Suresh Siddha1886e8a2008-07-10 11:16:37 -07003631
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09003632 if (no_iommu || dmar_disabled)
Suresh Siddha2ae21012008-07-10 11:16:43 -07003633 return -ENODEV;
3634
Joseph Cihula51a63e62011-03-21 11:04:24 -07003635 if (iommu_init_mempool()) {
3636 if (force_on)
3637 panic("tboot: Failed to initialize iommu memory\n");
3638 return -ENODEV;
3639 }
3640
Suresh Siddha318fe7d2011-08-23 17:05:20 -07003641 if (list_empty(&dmar_rmrr_units))
3642 printk(KERN_INFO "DMAR: No RMRR found\n");
3643
3644 if (list_empty(&dmar_atsr_units))
3645 printk(KERN_INFO "DMAR: No ATSR found\n");
3646
Joseph Cihula51a63e62011-03-21 11:04:24 -07003647 if (dmar_init_reserved_ranges()) {
3648 if (force_on)
3649 panic("tboot: Failed to reserve iommu ranges\n");
3650 return -ENODEV;
3651 }
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07003652
3653 init_no_remapping_devices();
3654
Joseph Cihulab7792602011-05-03 00:08:37 -07003655 ret = init_dmars();
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07003656 if (ret) {
Joseph Cihulaa59b50e2009-06-30 19:31:10 -07003657 if (force_on)
3658 panic("tboot: Failed to initialize DMARs\n");
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07003659 printk(KERN_ERR "IOMMU: dmar init failed\n");
3660 put_iova_domain(&reserved_iova_list);
3661 iommu_exit_mempool();
3662 return ret;
3663 }
3664 printk(KERN_INFO
3665 "PCI-DMA: Intel(R) Virtualization Technology for Directed I/O\n");
3666
mark gross5e0d2a62008-03-04 15:22:08 -08003667 init_timer(&unmap_timer);
FUJITA Tomonori75f1cdf2009-11-10 19:46:20 +09003668#ifdef CONFIG_SWIOTLB
3669 swiotlb = 0;
3670#endif
David Woodhouse19943b02009-08-04 16:19:20 +01003671 dma_ops = &intel_dma_ops;
Fenghua Yu4ed0d3e2009-04-24 17:30:20 -07003672
Rafael J. Wysocki134fac32011-03-23 22:16:14 +01003673 init_iommu_pm_ops();
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01003674
Joerg Roedel4236d97d2011-09-06 17:56:07 +02003675 bus_set_iommu(&pci_bus_type, &intel_iommu_ops);
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01003676
Fenghua Yu99dcade2009-11-11 07:23:06 -08003677 bus_register_notifier(&pci_bus_type, &device_nb);
3678
Eugeni Dodonov8bc1f852011-11-23 16:42:14 -02003679 intel_iommu_enabled = 1;
3680
Keshavamurthy, Anil Sba3959272007-10-21 16:41:49 -07003681 return 0;
3682}
Keshavamurthy, Anil Se8204822007-10-21 16:41:55 -07003683
Han, Weidong3199aa62009-02-26 17:31:12 +08003684static void iommu_detach_dependent_devices(struct intel_iommu *iommu,
3685 struct pci_dev *pdev)
3686{
3687 struct pci_dev *tmp, *parent;
3688
3689 if (!iommu || !pdev)
3690 return;
3691
3692 /* dependent device detach */
3693 tmp = pci_find_upstream_pcie_bridge(pdev);
3694 /* Secondary interface's bus number and devfn 0 */
3695 if (tmp) {
3696 parent = pdev->bus->self;
3697 while (parent != tmp) {
3698 iommu_detach_dev(iommu, parent->bus->number,
David Woodhouse276dbf992009-04-04 01:45:37 +01003699 parent->devfn);
Han, Weidong3199aa62009-02-26 17:31:12 +08003700 parent = parent->bus->self;
3701 }
Stefan Assmann45e829e2009-12-03 06:49:24 -05003702 if (pci_is_pcie(tmp)) /* this is a PCIe-to-PCI bridge */
Han, Weidong3199aa62009-02-26 17:31:12 +08003703 iommu_detach_dev(iommu,
3704 tmp->subordinate->number, 0);
3705 else /* this is a legacy PCI bridge */
David Woodhouse276dbf992009-04-04 01:45:37 +01003706 iommu_detach_dev(iommu, tmp->bus->number,
3707 tmp->devfn);
Han, Weidong3199aa62009-02-26 17:31:12 +08003708 }
3709}
3710
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003711static void domain_remove_one_dev_info(struct dmar_domain *domain,
Weidong Hanc7151a82008-12-08 22:51:37 +08003712 struct pci_dev *pdev)
3713{
3714 struct device_domain_info *info;
3715 struct intel_iommu *iommu;
3716 unsigned long flags;
3717 int found = 0;
3718 struct list_head *entry, *tmp;
3719
David Woodhouse276dbf992009-04-04 01:45:37 +01003720 iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
3721 pdev->devfn);
Weidong Hanc7151a82008-12-08 22:51:37 +08003722 if (!iommu)
3723 return;
3724
3725 spin_lock_irqsave(&device_domain_lock, flags);
3726 list_for_each_safe(entry, tmp, &domain->devices) {
3727 info = list_entry(entry, struct device_domain_info, link);
Mike Habeck8519dc42011-05-28 13:15:07 -05003728 if (info->segment == pci_domain_nr(pdev->bus) &&
3729 info->bus == pdev->bus->number &&
Weidong Hanc7151a82008-12-08 22:51:37 +08003730 info->devfn == pdev->devfn) {
3731 list_del(&info->link);
3732 list_del(&info->global);
3733 if (info->dev)
3734 info->dev->dev.archdata.iommu = NULL;
3735 spin_unlock_irqrestore(&device_domain_lock, flags);
3736
Yu Zhao93a23a72009-05-18 13:51:37 +08003737 iommu_disable_dev_iotlb(info);
Weidong Hanc7151a82008-12-08 22:51:37 +08003738 iommu_detach_dev(iommu, info->bus, info->devfn);
Han, Weidong3199aa62009-02-26 17:31:12 +08003739 iommu_detach_dependent_devices(iommu, pdev);
Weidong Hanc7151a82008-12-08 22:51:37 +08003740 free_devinfo_mem(info);
3741
3742 spin_lock_irqsave(&device_domain_lock, flags);
3743
3744 if (found)
3745 break;
3746 else
3747 continue;
3748 }
3749
3750 /* if there is no other devices under the same iommu
3751 * owned by this domain, clear this iommu in iommu_bmp
3752 * update iommu count and coherency
3753 */
David Woodhouse276dbf992009-04-04 01:45:37 +01003754 if (iommu == device_to_iommu(info->segment, info->bus,
3755 info->devfn))
Weidong Hanc7151a82008-12-08 22:51:37 +08003756 found = 1;
3757 }
3758
Roland Dreier3e7abe22011-07-20 06:22:21 -07003759 spin_unlock_irqrestore(&device_domain_lock, flags);
3760
Weidong Hanc7151a82008-12-08 22:51:37 +08003761 if (found == 0) {
3762 unsigned long tmp_flags;
3763 spin_lock_irqsave(&domain->iommu_lock, tmp_flags);
Mike Travis1b198bb2012-03-05 15:05:16 -08003764 clear_bit(iommu->seq_id, domain->iommu_bmp);
Weidong Hanc7151a82008-12-08 22:51:37 +08003765 domain->iommu_count--;
Sheng Yang58c610b2009-03-18 15:33:05 +08003766 domain_update_iommu_cap(domain);
Weidong Hanc7151a82008-12-08 22:51:37 +08003767 spin_unlock_irqrestore(&domain->iommu_lock, tmp_flags);
Alex Williamsona97590e2011-03-04 14:52:16 -07003768
Alex Williamson9b4554b2011-05-24 12:19:04 -04003769 if (!(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE) &&
3770 !(domain->flags & DOMAIN_FLAG_STATIC_IDENTITY)) {
3771 spin_lock_irqsave(&iommu->lock, tmp_flags);
3772 clear_bit(domain->id, iommu->domain_ids);
3773 iommu->domains[domain->id] = NULL;
3774 spin_unlock_irqrestore(&iommu->lock, tmp_flags);
3775 }
Weidong Hanc7151a82008-12-08 22:51:37 +08003776 }
Weidong Hanc7151a82008-12-08 22:51:37 +08003777}
3778
3779static void vm_domain_remove_all_dev_info(struct dmar_domain *domain)
3780{
3781 struct device_domain_info *info;
3782 struct intel_iommu *iommu;
3783 unsigned long flags1, flags2;
3784
3785 spin_lock_irqsave(&device_domain_lock, flags1);
3786 while (!list_empty(&domain->devices)) {
3787 info = list_entry(domain->devices.next,
3788 struct device_domain_info, link);
3789 list_del(&info->link);
3790 list_del(&info->global);
3791 if (info->dev)
3792 info->dev->dev.archdata.iommu = NULL;
3793
3794 spin_unlock_irqrestore(&device_domain_lock, flags1);
3795
Yu Zhao93a23a72009-05-18 13:51:37 +08003796 iommu_disable_dev_iotlb(info);
David Woodhouse276dbf992009-04-04 01:45:37 +01003797 iommu = device_to_iommu(info->segment, info->bus, info->devfn);
Weidong Hanc7151a82008-12-08 22:51:37 +08003798 iommu_detach_dev(iommu, info->bus, info->devfn);
Han, Weidong3199aa62009-02-26 17:31:12 +08003799 iommu_detach_dependent_devices(iommu, info->dev);
Weidong Hanc7151a82008-12-08 22:51:37 +08003800
3801 /* clear this iommu in iommu_bmp, update iommu count
Sheng Yang58c610b2009-03-18 15:33:05 +08003802 * and capabilities
Weidong Hanc7151a82008-12-08 22:51:37 +08003803 */
3804 spin_lock_irqsave(&domain->iommu_lock, flags2);
3805 if (test_and_clear_bit(iommu->seq_id,
Mike Travis1b198bb2012-03-05 15:05:16 -08003806 domain->iommu_bmp)) {
Weidong Hanc7151a82008-12-08 22:51:37 +08003807 domain->iommu_count--;
Sheng Yang58c610b2009-03-18 15:33:05 +08003808 domain_update_iommu_cap(domain);
Weidong Hanc7151a82008-12-08 22:51:37 +08003809 }
3810 spin_unlock_irqrestore(&domain->iommu_lock, flags2);
3811
3812 free_devinfo_mem(info);
3813 spin_lock_irqsave(&device_domain_lock, flags1);
3814 }
3815 spin_unlock_irqrestore(&device_domain_lock, flags1);
3816}
3817
Weidong Han5e98c4b2008-12-08 23:03:27 +08003818/* domain id for virtual machine, it won't be set in context */
3819static unsigned long vm_domid;
3820
3821static struct dmar_domain *iommu_alloc_vm_domain(void)
3822{
3823 struct dmar_domain *domain;
3824
3825 domain = alloc_domain_mem();
3826 if (!domain)
3827 return NULL;
3828
3829 domain->id = vm_domid++;
Suresh Siddha4c923d42009-10-02 11:01:24 -07003830 domain->nid = -1;
Mike Travis1b198bb2012-03-05 15:05:16 -08003831 memset(domain->iommu_bmp, 0, sizeof(domain->iommu_bmp));
Weidong Han5e98c4b2008-12-08 23:03:27 +08003832 domain->flags = DOMAIN_FLAG_VIRTUAL_MACHINE;
3833
3834 return domain;
3835}
3836
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003837static int md_domain_init(struct dmar_domain *domain, int guest_width)
Weidong Han5e98c4b2008-12-08 23:03:27 +08003838{
3839 int adjust_width;
3840
3841 init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
Weidong Han5e98c4b2008-12-08 23:03:27 +08003842 spin_lock_init(&domain->iommu_lock);
3843
3844 domain_reserve_special_ranges(domain);
3845
3846 /* calculate AGAW */
3847 domain->gaw = guest_width;
3848 adjust_width = guestwidth_to_adjustwidth(guest_width);
3849 domain->agaw = width_to_agaw(adjust_width);
3850
3851 INIT_LIST_HEAD(&domain->devices);
3852
3853 domain->iommu_count = 0;
3854 domain->iommu_coherency = 0;
Sheng Yangc5b15252009-08-06 13:31:56 +08003855 domain->iommu_snooping = 0;
Youquan Song6dd9a7c2011-05-25 19:13:49 +01003856 domain->iommu_superpage = 0;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003857 domain->max_addr = 0;
Suresh Siddha4c923d42009-10-02 11:01:24 -07003858 domain->nid = -1;
Weidong Han5e98c4b2008-12-08 23:03:27 +08003859
3860 /* always allocate the top pgd */
Suresh Siddha4c923d42009-10-02 11:01:24 -07003861 domain->pgd = (struct dma_pte *)alloc_pgtable_page(domain->nid);
Weidong Han5e98c4b2008-12-08 23:03:27 +08003862 if (!domain->pgd)
3863 return -ENOMEM;
3864 domain_flush_cache(domain, domain->pgd, PAGE_SIZE);
3865 return 0;
3866}
3867
3868static void iommu_free_vm_domain(struct dmar_domain *domain)
3869{
3870 unsigned long flags;
3871 struct dmar_drhd_unit *drhd;
3872 struct intel_iommu *iommu;
3873 unsigned long i;
3874 unsigned long ndomains;
3875
3876 for_each_drhd_unit(drhd) {
3877 if (drhd->ignored)
3878 continue;
3879 iommu = drhd->iommu;
3880
3881 ndomains = cap_ndoms(iommu->cap);
Akinobu Mitaa45946a2010-03-11 14:04:08 -08003882 for_each_set_bit(i, iommu->domain_ids, ndomains) {
Weidong Han5e98c4b2008-12-08 23:03:27 +08003883 if (iommu->domains[i] == domain) {
3884 spin_lock_irqsave(&iommu->lock, flags);
3885 clear_bit(i, iommu->domain_ids);
3886 iommu->domains[i] = NULL;
3887 spin_unlock_irqrestore(&iommu->lock, flags);
3888 break;
3889 }
Weidong Han5e98c4b2008-12-08 23:03:27 +08003890 }
3891 }
3892}
3893
3894static void vm_domain_exit(struct dmar_domain *domain)
3895{
Weidong Han5e98c4b2008-12-08 23:03:27 +08003896 /* Domain 0 is reserved, so dont process it */
3897 if (!domain)
3898 return;
3899
3900 vm_domain_remove_all_dev_info(domain);
3901 /* destroy iovas */
3902 put_iova_domain(&domain->iovad);
Weidong Han5e98c4b2008-12-08 23:03:27 +08003903
3904 /* clear ptes */
David Woodhouse595badf52009-06-27 22:09:11 +01003905 dma_pte_clear_range(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
Weidong Han5e98c4b2008-12-08 23:03:27 +08003906
3907 /* free page tables */
David Woodhoused794dc92009-06-28 00:27:49 +01003908 dma_pte_free_pagetable(domain, 0, DOMAIN_MAX_PFN(domain->gaw));
Weidong Han5e98c4b2008-12-08 23:03:27 +08003909
3910 iommu_free_vm_domain(domain);
3911 free_domain_mem(domain);
3912}
3913
Joerg Roedel5d450802008-12-03 14:52:32 +01003914static int intel_iommu_domain_init(struct iommu_domain *domain)
Kay, Allen M38717942008-09-09 18:37:29 +03003915{
Joerg Roedel5d450802008-12-03 14:52:32 +01003916 struct dmar_domain *dmar_domain;
Kay, Allen M38717942008-09-09 18:37:29 +03003917
Joerg Roedel5d450802008-12-03 14:52:32 +01003918 dmar_domain = iommu_alloc_vm_domain();
3919 if (!dmar_domain) {
Kay, Allen M38717942008-09-09 18:37:29 +03003920 printk(KERN_ERR
Joerg Roedel5d450802008-12-03 14:52:32 +01003921 "intel_iommu_domain_init: dmar_domain == NULL\n");
3922 return -ENOMEM;
Kay, Allen M38717942008-09-09 18:37:29 +03003923 }
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003924 if (md_domain_init(dmar_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
Kay, Allen M38717942008-09-09 18:37:29 +03003925 printk(KERN_ERR
Joerg Roedel5d450802008-12-03 14:52:32 +01003926 "intel_iommu_domain_init() failed\n");
3927 vm_domain_exit(dmar_domain);
3928 return -ENOMEM;
Kay, Allen M38717942008-09-09 18:37:29 +03003929 }
Allen Kay8140a952011-10-14 12:32:17 -07003930 domain_update_iommu_cap(dmar_domain);
Joerg Roedel5d450802008-12-03 14:52:32 +01003931 domain->priv = dmar_domain;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003932
Joerg Roedel5d450802008-12-03 14:52:32 +01003933 return 0;
Kay, Allen M38717942008-09-09 18:37:29 +03003934}
Kay, Allen M38717942008-09-09 18:37:29 +03003935
Joerg Roedel5d450802008-12-03 14:52:32 +01003936static void intel_iommu_domain_destroy(struct iommu_domain *domain)
Kay, Allen M38717942008-09-09 18:37:29 +03003937{
Joerg Roedel5d450802008-12-03 14:52:32 +01003938 struct dmar_domain *dmar_domain = domain->priv;
3939
3940 domain->priv = NULL;
3941 vm_domain_exit(dmar_domain);
Kay, Allen M38717942008-09-09 18:37:29 +03003942}
Kay, Allen M38717942008-09-09 18:37:29 +03003943
Joerg Roedel4c5478c2008-12-03 14:58:24 +01003944static int intel_iommu_attach_device(struct iommu_domain *domain,
3945 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03003946{
Joerg Roedel4c5478c2008-12-03 14:58:24 +01003947 struct dmar_domain *dmar_domain = domain->priv;
3948 struct pci_dev *pdev = to_pci_dev(dev);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003949 struct intel_iommu *iommu;
3950 int addr_width;
Kay, Allen M38717942008-09-09 18:37:29 +03003951
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003952 /* normally pdev is not mapped */
3953 if (unlikely(domain_context_mapped(pdev))) {
3954 struct dmar_domain *old_domain;
3955
3956 old_domain = find_domain(pdev);
3957 if (old_domain) {
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07003958 if (dmar_domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE ||
3959 dmar_domain->flags & DOMAIN_FLAG_STATIC_IDENTITY)
3960 domain_remove_one_dev_info(old_domain, pdev);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08003961 else
3962 domain_remove_dev_info(old_domain);
3963 }
3964 }
3965
David Woodhouse276dbf992009-04-04 01:45:37 +01003966 iommu = device_to_iommu(pci_domain_nr(pdev->bus), pdev->bus->number,
3967 pdev->devfn);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003968 if (!iommu)
3969 return -ENODEV;
3970
3971 /* check if this iommu agaw is sufficient for max mapped address */
3972 addr_width = agaw_to_width(iommu->agaw);
Tom Lyona99c47a2010-05-17 08:20:45 +01003973 if (addr_width > cap_mgaw(iommu->cap))
3974 addr_width = cap_mgaw(iommu->cap);
3975
3976 if (dmar_domain->max_addr > (1LL << addr_width)) {
3977 printk(KERN_ERR "%s: iommu width (%d) is not "
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003978 "sufficient for the mapped address (%llx)\n",
Tom Lyona99c47a2010-05-17 08:20:45 +01003979 __func__, addr_width, dmar_domain->max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003980 return -EFAULT;
3981 }
Tom Lyona99c47a2010-05-17 08:20:45 +01003982 dmar_domain->gaw = addr_width;
3983
3984 /*
3985 * Knock out extra levels of page tables if necessary
3986 */
3987 while (iommu->agaw < dmar_domain->agaw) {
3988 struct dma_pte *pte;
3989
3990 pte = dmar_domain->pgd;
3991 if (dma_pte_present(pte)) {
Sheng Yang25cbff12010-06-12 19:21:42 +08003992 dmar_domain->pgd = (struct dma_pte *)
3993 phys_to_virt(dma_pte_addr(pte));
Jan Kiszka7a661012010-11-02 08:05:51 +01003994 free_pgtable_page(pte);
Tom Lyona99c47a2010-05-17 08:20:45 +01003995 }
3996 dmar_domain->agaw--;
3997 }
Weidong Hanfe40f1e2008-12-08 23:10:23 +08003998
David Woodhouse5fe60f42009-08-09 10:53:41 +01003999 return domain_add_dev_info(dmar_domain, pdev, CONTEXT_TT_MULTI_LEVEL);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004000}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004001
Joerg Roedel4c5478c2008-12-03 14:58:24 +01004002static void intel_iommu_detach_device(struct iommu_domain *domain,
4003 struct device *dev)
Kay, Allen M38717942008-09-09 18:37:29 +03004004{
Joerg Roedel4c5478c2008-12-03 14:58:24 +01004005 struct dmar_domain *dmar_domain = domain->priv;
4006 struct pci_dev *pdev = to_pci_dev(dev);
4007
Fenghua Yu2c2e2c32009-06-19 13:47:29 -07004008 domain_remove_one_dev_info(dmar_domain, pdev);
Kay, Allen M38717942008-09-09 18:37:29 +03004009}
Kay, Allen M38717942008-09-09 18:37:29 +03004010
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01004011static int intel_iommu_map(struct iommu_domain *domain,
4012 unsigned long iova, phys_addr_t hpa,
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02004013 size_t size, int iommu_prot)
Kay, Allen M38717942008-09-09 18:37:29 +03004014{
Joerg Roedeldde57a22008-12-03 15:04:09 +01004015 struct dmar_domain *dmar_domain = domain->priv;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004016 u64 max_addr;
Joerg Roedeldde57a22008-12-03 15:04:09 +01004017 int prot = 0;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004018 int ret;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004019
Joerg Roedeldde57a22008-12-03 15:04:09 +01004020 if (iommu_prot & IOMMU_READ)
4021 prot |= DMA_PTE_READ;
4022 if (iommu_prot & IOMMU_WRITE)
4023 prot |= DMA_PTE_WRITE;
Sheng Yang9cf066972009-03-18 15:33:07 +08004024 if ((iommu_prot & IOMMU_CACHE) && dmar_domain->iommu_snooping)
4025 prot |= DMA_PTE_SNP;
Joerg Roedeldde57a22008-12-03 15:04:09 +01004026
David Woodhouse163cc522009-06-28 00:51:17 +01004027 max_addr = iova + size;
Joerg Roedeldde57a22008-12-03 15:04:09 +01004028 if (dmar_domain->max_addr < max_addr) {
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004029 u64 end;
4030
4031 /* check if minimum agaw is sufficient for mapped address */
Tom Lyon8954da12010-05-17 08:19:52 +01004032 end = __DOMAIN_MAX_ADDR(dmar_domain->gaw) + 1;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004033 if (end < max_addr) {
Tom Lyon8954da12010-05-17 08:19:52 +01004034 printk(KERN_ERR "%s: iommu width (%d) is not "
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004035 "sufficient for the mapped address (%llx)\n",
Tom Lyon8954da12010-05-17 08:19:52 +01004036 __func__, dmar_domain->gaw, max_addr);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004037 return -EFAULT;
4038 }
Joerg Roedeldde57a22008-12-03 15:04:09 +01004039 dmar_domain->max_addr = max_addr;
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004040 }
David Woodhousead051222009-06-28 14:22:28 +01004041 /* Round up size to next multiple of PAGE_SIZE, if it and
4042 the low bits of hpa would take us onto the next page */
David Woodhouse88cb6a72009-06-28 15:03:06 +01004043 size = aligned_nrpages(hpa, size);
David Woodhousead051222009-06-28 14:22:28 +01004044 ret = domain_pfn_mapping(dmar_domain, iova >> VTD_PAGE_SHIFT,
4045 hpa >> VTD_PAGE_SHIFT, size, prot);
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004046 return ret;
Kay, Allen M38717942008-09-09 18:37:29 +03004047}
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004048
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02004049static size_t intel_iommu_unmap(struct iommu_domain *domain,
4050 unsigned long iova, size_t size)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004051{
Joerg Roedeldde57a22008-12-03 15:04:09 +01004052 struct dmar_domain *dmar_domain = domain->priv;
Allen Kay292827c2011-10-14 12:31:54 -07004053 int order;
Sheng Yang4b99d352009-07-08 11:52:52 +01004054
Allen Kay292827c2011-10-14 12:31:54 -07004055 order = dma_pte_clear_range(dmar_domain, iova >> VTD_PAGE_SHIFT,
David Woodhouse163cc522009-06-28 00:51:17 +01004056 (iova + size - 1) >> VTD_PAGE_SHIFT);
Weidong Hanfe40f1e2008-12-08 23:10:23 +08004057
David Woodhouse163cc522009-06-28 00:51:17 +01004058 if (dmar_domain->max_addr == iova + size)
4059 dmar_domain->max_addr = iova;
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01004060
Ohad Ben-Cohen50090652011-11-10 11:32:25 +02004061 return PAGE_SIZE << order;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004062}
Kay, Allen M38717942008-09-09 18:37:29 +03004063
Joerg Roedeld14d6572008-12-03 15:06:57 +01004064static phys_addr_t intel_iommu_iova_to_phys(struct iommu_domain *domain,
4065 unsigned long iova)
Kay, Allen M38717942008-09-09 18:37:29 +03004066{
Joerg Roedeld14d6572008-12-03 15:06:57 +01004067 struct dmar_domain *dmar_domain = domain->priv;
Kay, Allen M38717942008-09-09 18:37:29 +03004068 struct dma_pte *pte;
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004069 u64 phys = 0;
Kay, Allen M38717942008-09-09 18:37:29 +03004070
Youquan Song6dd9a7c2011-05-25 19:13:49 +01004071 pte = pfn_to_dma_pte(dmar_domain, iova >> VTD_PAGE_SHIFT, 0);
Kay, Allen M38717942008-09-09 18:37:29 +03004072 if (pte)
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004073 phys = dma_pte_addr(pte);
Kay, Allen M38717942008-09-09 18:37:29 +03004074
Weidong Hanfaa3d6f2008-12-08 23:09:29 +08004075 return phys;
Kay, Allen M38717942008-09-09 18:37:29 +03004076}
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004077
Sheng Yangdbb9fd82009-03-18 15:33:06 +08004078static int intel_iommu_domain_has_cap(struct iommu_domain *domain,
4079 unsigned long cap)
4080{
4081 struct dmar_domain *dmar_domain = domain->priv;
4082
4083 if (cap == IOMMU_CAP_CACHE_COHERENCY)
4084 return dmar_domain->iommu_snooping;
Tom Lyon323f99c2010-07-02 16:56:14 -04004085 if (cap == IOMMU_CAP_INTR_REMAP)
Suresh Siddha95a02e92012-03-30 11:47:07 -07004086 return irq_remapping_enabled;
Sheng Yangdbb9fd82009-03-18 15:33:06 +08004087
4088 return 0;
4089}
4090
Alex Williamson70ae6f02011-10-21 15:56:11 -04004091/*
4092 * Group numbers are arbitrary. Device with the same group number
4093 * indicate the iommu cannot differentiate between them. To avoid
4094 * tracking used groups we just use the seg|bus|devfn of the lowest
4095 * level we're able to differentiate devices
4096 */
4097static int intel_iommu_device_group(struct device *dev, unsigned int *groupid)
4098{
4099 struct pci_dev *pdev = to_pci_dev(dev);
4100 struct pci_dev *bridge;
4101 union {
4102 struct {
4103 u8 devfn;
4104 u8 bus;
4105 u16 segment;
4106 } pci;
4107 u32 group;
4108 } id;
4109
4110 if (iommu_no_mapping(dev))
4111 return -ENODEV;
4112
4113 id.pci.segment = pci_domain_nr(pdev->bus);
4114 id.pci.bus = pdev->bus->number;
4115 id.pci.devfn = pdev->devfn;
4116
4117 if (!device_to_iommu(id.pci.segment, id.pci.bus, id.pci.devfn))
4118 return -ENODEV;
4119
4120 bridge = pci_find_upstream_pcie_bridge(pdev);
4121 if (bridge) {
4122 if (pci_is_pcie(bridge)) {
4123 id.pci.bus = bridge->subordinate->number;
4124 id.pci.devfn = 0;
4125 } else {
4126 id.pci.bus = bridge->bus->number;
4127 id.pci.devfn = bridge->devfn;
4128 }
4129 }
4130
Alex Williamsonbcb71ab2011-10-21 15:56:24 -04004131 if (!pdev->is_virtfn && iommu_group_mf)
4132 id.pci.devfn = PCI_DEVFN(PCI_SLOT(id.pci.devfn), 0);
4133
Alex Williamson70ae6f02011-10-21 15:56:11 -04004134 *groupid = id.group;
4135
4136 return 0;
4137}
4138
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004139static struct iommu_ops intel_iommu_ops = {
4140 .domain_init = intel_iommu_domain_init,
4141 .domain_destroy = intel_iommu_domain_destroy,
4142 .attach_dev = intel_iommu_attach_device,
4143 .detach_dev = intel_iommu_detach_device,
Joerg Roedelb146a1c9f2010-01-20 17:17:37 +01004144 .map = intel_iommu_map,
4145 .unmap = intel_iommu_unmap,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004146 .iova_to_phys = intel_iommu_iova_to_phys,
Sheng Yangdbb9fd82009-03-18 15:33:06 +08004147 .domain_has_cap = intel_iommu_domain_has_cap,
Alex Williamson70ae6f02011-10-21 15:56:11 -04004148 .device_group = intel_iommu_device_group,
Ohad Ben-Cohen6d1c56a2011-11-10 11:32:30 +02004149 .pgsize_bitmap = INTEL_IOMMU_PGSIZES,
Joerg Roedela8bcbb0d2008-12-03 15:14:02 +01004150};
David Woodhouse9af88142009-02-13 23:18:03 +00004151
4152static void __devinit quirk_iommu_rwbf(struct pci_dev *dev)
4153{
4154 /*
4155 * Mobile 4 Series Chipset neglects to set RWBF capability,
4156 * but needs it:
4157 */
4158 printk(KERN_INFO "DMAR: Forcing write-buffer flush capability\n");
4159 rwbf_quirk = 1;
David Woodhouse2d9e6672010-06-15 10:57:57 +01004160
4161 /* https://bugzilla.redhat.com/show_bug.cgi?id=538163 */
4162 if (dev->revision == 0x07) {
4163 printk(KERN_INFO "DMAR: Disabling IOMMU for graphics on this chipset\n");
4164 dmar_map_gfx = 0;
4165 }
David Woodhouse9af88142009-02-13 23:18:03 +00004166}
4167
4168DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_rwbf);
David Woodhousee0fc7e0b2009-09-30 09:12:17 -07004169
Adam Jacksoneecfd572010-08-25 21:17:34 +01004170#define GGC 0x52
4171#define GGC_MEMORY_SIZE_MASK (0xf << 8)
4172#define GGC_MEMORY_SIZE_NONE (0x0 << 8)
4173#define GGC_MEMORY_SIZE_1M (0x1 << 8)
4174#define GGC_MEMORY_SIZE_2M (0x3 << 8)
4175#define GGC_MEMORY_VT_ENABLED (0x8 << 8)
4176#define GGC_MEMORY_SIZE_2M_VT (0x9 << 8)
4177#define GGC_MEMORY_SIZE_3M_VT (0xa << 8)
4178#define GGC_MEMORY_SIZE_4M_VT (0xb << 8)
4179
David Woodhouse9eecabc2010-09-21 22:28:23 +01004180static void __devinit quirk_calpella_no_shadow_gtt(struct pci_dev *dev)
4181{
4182 unsigned short ggc;
4183
Adam Jacksoneecfd572010-08-25 21:17:34 +01004184 if (pci_read_config_word(dev, GGC, &ggc))
David Woodhouse9eecabc2010-09-21 22:28:23 +01004185 return;
4186
Adam Jacksoneecfd572010-08-25 21:17:34 +01004187 if (!(ggc & GGC_MEMORY_VT_ENABLED)) {
David Woodhouse9eecabc2010-09-21 22:28:23 +01004188 printk(KERN_INFO "DMAR: BIOS has allocated no shadow GTT; disabling IOMMU for graphics\n");
4189 dmar_map_gfx = 0;
David Woodhouse6fbcfb32011-09-25 19:11:14 -07004190 } else if (dmar_map_gfx) {
4191 /* we have to ensure the gfx device is idle before we flush */
4192 printk(KERN_INFO "DMAR: Disabling batched IOTLB flush on Ironlake\n");
4193 intel_iommu_strict = 1;
4194 }
David Woodhouse9eecabc2010-09-21 22:28:23 +01004195}
4196DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0040, quirk_calpella_no_shadow_gtt);
4197DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0044, quirk_calpella_no_shadow_gtt);
4198DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0062, quirk_calpella_no_shadow_gtt);
4199DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x006a, quirk_calpella_no_shadow_gtt);
4200
David Woodhousee0fc7e0b2009-09-30 09:12:17 -07004201/* On Tylersburg chipsets, some BIOSes have been known to enable the
4202 ISOCH DMAR unit for the Azalia sound device, but not give it any
4203 TLB entries, which causes it to deadlock. Check for that. We do
4204 this in a function called from init_dmars(), instead of in a PCI
4205 quirk, because we don't want to print the obnoxious "BIOS broken"
4206 message if VT-d is actually disabled.
4207*/
4208static void __init check_tylersburg_isoch(void)
4209{
4210 struct pci_dev *pdev;
4211 uint32_t vtisochctrl;
4212
4213 /* If there's no Azalia in the system anyway, forget it. */
4214 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x3a3e, NULL);
4215 if (!pdev)
4216 return;
4217 pci_dev_put(pdev);
4218
4219 /* System Management Registers. Might be hidden, in which case
4220 we can't do the sanity check. But that's OK, because the
4221 known-broken BIOSes _don't_ actually hide it, so far. */
4222 pdev = pci_get_device(PCI_VENDOR_ID_INTEL, 0x342e, NULL);
4223 if (!pdev)
4224 return;
4225
4226 if (pci_read_config_dword(pdev, 0x188, &vtisochctrl)) {
4227 pci_dev_put(pdev);
4228 return;
4229 }
4230
4231 pci_dev_put(pdev);
4232
4233 /* If Azalia DMA is routed to the non-isoch DMAR unit, fine. */
4234 if (vtisochctrl & 1)
4235 return;
4236
4237 /* Drop all bits other than the number of TLB entries */
4238 vtisochctrl &= 0x1c;
4239
4240 /* If we have the recommended number of TLB entries (16), fine. */
4241 if (vtisochctrl == 0x10)
4242 return;
4243
4244 /* Zero TLB entries? You get to ride the short bus to school. */
4245 if (!vtisochctrl) {
4246 WARN(1, "Your BIOS is broken; DMA routed to ISOCH DMAR unit but no TLB space.\n"
4247 "BIOS vendor: %s; Ver: %s; Product Version: %s\n",
4248 dmi_get_system_info(DMI_BIOS_VENDOR),
4249 dmi_get_system_info(DMI_BIOS_VERSION),
4250 dmi_get_system_info(DMI_PRODUCT_VERSION));
4251 iommu_identity_mapping |= IDENTMAP_AZALIA;
4252 return;
4253 }
4254
4255 printk(KERN_WARNING "DMAR: Recommended TLB entries for ISOCH unit is 16; your BIOS set %d\n",
4256 vtisochctrl);
4257}