blob: 45a225d09125ca0b7c774d5eebeb4aa022b0fecb [file] [log] [blame]
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001/*
2 * linux/arch/arm/plat-omap/gpio.c
3 *
4 * Support functions for OMAP GPIO
5 *
Tony Lindgren92105bb2005-09-07 17:20:26 +01006 * Copyright (C) 2003-2005 Nokia Corporation
Jan Engelhardt96de0e22007-10-19 23:21:04 +02007 * Written by Juha Yrjölä <juha.yrjola@nokia.com>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01008 *
Santosh Shilimkar44169072009-05-28 14:16:04 -07009 * Copyright (C) 2009 Texas Instruments
10 * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
11 *
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010012 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
15 */
16
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010017#include <linux/init.h>
18#include <linux/module.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010019#include <linux/interrupt.h>
Tony Lindgren92105bb2005-09-07 17:20:26 +010020#include <linux/sysdev.h>
21#include <linux/err.h>
Russell Kingf8ce2542006-01-07 16:15:52 +000022#include <linux/clk.h>
Russell Kingfced80c2008-09-06 12:10:45 +010023#include <linux/io.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010024
Russell Kinga09e64f2008-08-05 16:14:15 +010025#include <mach/hardware.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010026#include <asm/irq.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010027#include <mach/irqs.h>
28#include <mach/gpio.h>
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010029#include <asm/mach/irq.h>
30
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010031/*
32 * OMAP1510 GPIO registers
33 */
Tony Lindgren9f7065d2009-10-19 15:25:20 -070034#define OMAP1510_GPIO_BASE 0xfffce000
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010035#define OMAP1510_GPIO_DATA_INPUT 0x00
36#define OMAP1510_GPIO_DATA_OUTPUT 0x04
37#define OMAP1510_GPIO_DIR_CONTROL 0x08
38#define OMAP1510_GPIO_INT_CONTROL 0x0c
39#define OMAP1510_GPIO_INT_MASK 0x10
40#define OMAP1510_GPIO_INT_STATUS 0x14
41#define OMAP1510_GPIO_PIN_CONTROL 0x18
42
43#define OMAP1510_IH_GPIO_BASE 64
44
45/*
46 * OMAP1610 specific GPIO registers
47 */
Tony Lindgren9f7065d2009-10-19 15:25:20 -070048#define OMAP1610_GPIO1_BASE 0xfffbe400
49#define OMAP1610_GPIO2_BASE 0xfffbec00
50#define OMAP1610_GPIO3_BASE 0xfffbb400
51#define OMAP1610_GPIO4_BASE 0xfffbbc00
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010052#define OMAP1610_GPIO_REVISION 0x0000
53#define OMAP1610_GPIO_SYSCONFIG 0x0010
54#define OMAP1610_GPIO_SYSSTATUS 0x0014
55#define OMAP1610_GPIO_IRQSTATUS1 0x0018
56#define OMAP1610_GPIO_IRQENABLE1 0x001c
Tony Lindgren92105bb2005-09-07 17:20:26 +010057#define OMAP1610_GPIO_WAKEUPENABLE 0x0028
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010058#define OMAP1610_GPIO_DATAIN 0x002c
59#define OMAP1610_GPIO_DATAOUT 0x0030
60#define OMAP1610_GPIO_DIRECTION 0x0034
61#define OMAP1610_GPIO_EDGE_CTRL1 0x0038
62#define OMAP1610_GPIO_EDGE_CTRL2 0x003c
63#define OMAP1610_GPIO_CLEAR_IRQENABLE1 0x009c
Tony Lindgren92105bb2005-09-07 17:20:26 +010064#define OMAP1610_GPIO_CLEAR_WAKEUPENA 0x00a8
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010065#define OMAP1610_GPIO_CLEAR_DATAOUT 0x00b0
66#define OMAP1610_GPIO_SET_IRQENABLE1 0x00dc
Tony Lindgren92105bb2005-09-07 17:20:26 +010067#define OMAP1610_GPIO_SET_WAKEUPENA 0x00e8
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010068#define OMAP1610_GPIO_SET_DATAOUT 0x00f0
69
70/*
Alistair Buxton7c006922009-09-22 10:02:58 +010071 * OMAP7XX specific GPIO registers
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010072 */
Tony Lindgren9f7065d2009-10-19 15:25:20 -070073#define OMAP7XX_GPIO1_BASE 0xfffbc000
74#define OMAP7XX_GPIO2_BASE 0xfffbc800
75#define OMAP7XX_GPIO3_BASE 0xfffbd000
76#define OMAP7XX_GPIO4_BASE 0xfffbd800
77#define OMAP7XX_GPIO5_BASE 0xfffbe000
78#define OMAP7XX_GPIO6_BASE 0xfffbe800
Alistair Buxton7c006922009-09-22 10:02:58 +010079#define OMAP7XX_GPIO_DATA_INPUT 0x00
80#define OMAP7XX_GPIO_DATA_OUTPUT 0x04
81#define OMAP7XX_GPIO_DIR_CONTROL 0x08
82#define OMAP7XX_GPIO_INT_CONTROL 0x0c
83#define OMAP7XX_GPIO_INT_MASK 0x10
84#define OMAP7XX_GPIO_INT_STATUS 0x14
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +010085
Tony Lindgren9f7065d2009-10-19 15:25:20 -070086#define OMAP1_MPUIO_VBASE OMAP1_MPUIO_BASE
Tony Lindgren94113262009-08-28 10:50:33 -070087
Zebediah C. McClure56739a62009-03-23 18:07:40 -070088/*
Tony Lindgren92105bb2005-09-07 17:20:26 +010089 * omap24xx specific GPIO registers
90 */
Tony Lindgren9f7065d2009-10-19 15:25:20 -070091#define OMAP242X_GPIO1_BASE 0x48018000
92#define OMAP242X_GPIO2_BASE 0x4801a000
93#define OMAP242X_GPIO3_BASE 0x4801c000
94#define OMAP242X_GPIO4_BASE 0x4801e000
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -080095
Tony Lindgren9f7065d2009-10-19 15:25:20 -070096#define OMAP243X_GPIO1_BASE 0x4900C000
97#define OMAP243X_GPIO2_BASE 0x4900E000
98#define OMAP243X_GPIO3_BASE 0x49010000
99#define OMAP243X_GPIO4_BASE 0x49012000
100#define OMAP243X_GPIO5_BASE 0x480B6000
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -0800101
Tony Lindgren92105bb2005-09-07 17:20:26 +0100102#define OMAP24XX_GPIO_REVISION 0x0000
103#define OMAP24XX_GPIO_SYSCONFIG 0x0010
104#define OMAP24XX_GPIO_SYSSTATUS 0x0014
105#define OMAP24XX_GPIO_IRQSTATUS1 0x0018
Hiroshi DOYUbee79302006-09-25 12:41:46 +0300106#define OMAP24XX_GPIO_IRQSTATUS2 0x0028
107#define OMAP24XX_GPIO_IRQENABLE2 0x002c
Tony Lindgren92105bb2005-09-07 17:20:26 +0100108#define OMAP24XX_GPIO_IRQENABLE1 0x001c
Tero Kristo723fdb72008-11-26 14:35:16 -0800109#define OMAP24XX_GPIO_WAKE_EN 0x0020
Tony Lindgren92105bb2005-09-07 17:20:26 +0100110#define OMAP24XX_GPIO_CTRL 0x0030
111#define OMAP24XX_GPIO_OE 0x0034
112#define OMAP24XX_GPIO_DATAIN 0x0038
113#define OMAP24XX_GPIO_DATAOUT 0x003c
114#define OMAP24XX_GPIO_LEVELDETECT0 0x0040
115#define OMAP24XX_GPIO_LEVELDETECT1 0x0044
116#define OMAP24XX_GPIO_RISINGDETECT 0x0048
117#define OMAP24XX_GPIO_FALLINGDETECT 0x004c
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700118#define OMAP24XX_GPIO_DEBOUNCE_EN 0x0050
119#define OMAP24XX_GPIO_DEBOUNCE_VAL 0x0054
Tony Lindgren92105bb2005-09-07 17:20:26 +0100120#define OMAP24XX_GPIO_CLEARIRQENABLE1 0x0060
121#define OMAP24XX_GPIO_SETIRQENABLE1 0x0064
122#define OMAP24XX_GPIO_CLEARWKUENA 0x0080
123#define OMAP24XX_GPIO_SETWKUENA 0x0084
124#define OMAP24XX_GPIO_CLEARDATAOUT 0x0090
125#define OMAP24XX_GPIO_SETDATAOUT 0x0094
126
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530127#define OMAP4_GPIO_REVISION 0x0000
128#define OMAP4_GPIO_SYSCONFIG 0x0010
129#define OMAP4_GPIO_EOI 0x0020
130#define OMAP4_GPIO_IRQSTATUSRAW0 0x0024
131#define OMAP4_GPIO_IRQSTATUSRAW1 0x0028
132#define OMAP4_GPIO_IRQSTATUS0 0x002c
133#define OMAP4_GPIO_IRQSTATUS1 0x0030
134#define OMAP4_GPIO_IRQSTATUSSET0 0x0034
135#define OMAP4_GPIO_IRQSTATUSSET1 0x0038
136#define OMAP4_GPIO_IRQSTATUSCLR0 0x003c
137#define OMAP4_GPIO_IRQSTATUSCLR1 0x0040
138#define OMAP4_GPIO_IRQWAKEN0 0x0044
139#define OMAP4_GPIO_IRQWAKEN1 0x0048
140#define OMAP4_GPIO_SYSSTATUS 0x0104
141#define OMAP4_GPIO_CTRL 0x0130
142#define OMAP4_GPIO_OE 0x0134
143#define OMAP4_GPIO_DATAIN 0x0138
144#define OMAP4_GPIO_DATAOUT 0x013c
145#define OMAP4_GPIO_LEVELDETECT0 0x0140
146#define OMAP4_GPIO_LEVELDETECT1 0x0144
147#define OMAP4_GPIO_RISINGDETECT 0x0148
148#define OMAP4_GPIO_FALLINGDETECT 0x014c
149#define OMAP4_GPIO_DEBOUNCENABLE 0x0150
150#define OMAP4_GPIO_DEBOUNCINGTIME 0x0154
151#define OMAP4_GPIO_CLEARDATAOUT 0x0190
152#define OMAP4_GPIO_SETDATAOUT 0x0194
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800153/*
154 * omap34xx specific GPIO registers
155 */
156
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700157#define OMAP34XX_GPIO1_BASE 0x48310000
158#define OMAP34XX_GPIO2_BASE 0x49050000
159#define OMAP34XX_GPIO3_BASE 0x49052000
160#define OMAP34XX_GPIO4_BASE 0x49054000
161#define OMAP34XX_GPIO5_BASE 0x49056000
162#define OMAP34XX_GPIO6_BASE 0x49058000
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800163
Santosh Shilimkar44169072009-05-28 14:16:04 -0700164/*
165 * OMAP44XX specific GPIO registers
166 */
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700167#define OMAP44XX_GPIO1_BASE 0x4a310000
168#define OMAP44XX_GPIO2_BASE 0x48055000
169#define OMAP44XX_GPIO3_BASE 0x48057000
170#define OMAP44XX_GPIO4_BASE 0x48059000
171#define OMAP44XX_GPIO5_BASE 0x4805B000
172#define OMAP44XX_GPIO6_BASE 0x4805D000
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800173
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100174struct gpio_bank {
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700175 unsigned long pbase;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100176 void __iomem *base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100177 u16 irq;
178 u16 virtual_irq_start;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100179 int method;
Tony Lindgren140455f2010-02-12 12:26:48 -0800180#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100181 u32 suspend_wakeup;
182 u32 saved_wakeup;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800183#endif
Tony Lindgren140455f2010-02-12 12:26:48 -0800184#ifdef CONFIG_ARCH_OMAP2PLUS
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800185 u32 non_wakeup_gpios;
186 u32 enabled_non_wakeup_gpios;
187
188 u32 saved_datain;
189 u32 saved_fallingdetect;
190 u32 saved_risingdetect;
191#endif
Kevin Hilmanb144ff62008-01-16 21:56:15 -0800192 u32 level_mask;
Cory Maccarrone4318f362010-01-08 10:29:04 -0800193 u32 toggle_mask;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100194 spinlock_t lock;
David Brownell52e31342008-03-03 12:43:23 -0800195 struct gpio_chip chip;
Jouni Hogander89db9482008-12-10 17:35:24 -0800196 struct clk *dbck;
Charulatha V058af1e2009-11-22 10:11:25 -0800197 u32 mod_usage;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100198};
199
200#define METHOD_MPUIO 0
201#define METHOD_GPIO_1510 1
202#define METHOD_GPIO_1610 2
Alistair Buxton7c006922009-09-22 10:02:58 +0100203#define METHOD_GPIO_7XX 3
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700204#define METHOD_GPIO_24XX 5
Tony Lindgren3f1686a92010-02-15 09:27:25 -0800205#define METHOD_GPIO_44XX 6
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100206
Tony Lindgren92105bb2005-09-07 17:20:26 +0100207#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100208static struct gpio_bank gpio_bank_1610[5] = {
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700209 { OMAP1_MPUIO_VBASE, NULL, INT_MPUIO, IH_MPUIO_BASE,
210 METHOD_MPUIO },
211 { OMAP1610_GPIO1_BASE, NULL, INT_GPIO_BANK1, IH_GPIO_BASE,
212 METHOD_GPIO_1610 },
213 { OMAP1610_GPIO2_BASE, NULL, INT_1610_GPIO_BANK2, IH_GPIO_BASE + 16,
214 METHOD_GPIO_1610 },
215 { OMAP1610_GPIO3_BASE, NULL, INT_1610_GPIO_BANK3, IH_GPIO_BASE + 32,
216 METHOD_GPIO_1610 },
217 { OMAP1610_GPIO4_BASE, NULL, INT_1610_GPIO_BANK4, IH_GPIO_BASE + 48,
218 METHOD_GPIO_1610 },
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100219};
220#endif
221
Tony Lindgren1a8bfa12005-11-10 14:26:50 +0000222#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100223static struct gpio_bank gpio_bank_1510[2] = {
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700224 { OMAP1_MPUIO_VBASE, NULL, INT_MPUIO, IH_MPUIO_BASE,
225 METHOD_MPUIO },
226 { OMAP1510_GPIO_BASE, NULL, INT_GPIO_BANK1, IH_GPIO_BASE,
227 METHOD_GPIO_1510 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100228};
229#endif
230
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100231#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100232static struct gpio_bank gpio_bank_7xx[7] = {
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700233 { OMAP1_MPUIO_VBASE, NULL, INT_7XX_MPUIO, IH_MPUIO_BASE,
234 METHOD_MPUIO },
235 { OMAP7XX_GPIO1_BASE, NULL, INT_7XX_GPIO_BANK1, IH_GPIO_BASE,
236 METHOD_GPIO_7XX },
237 { OMAP7XX_GPIO2_BASE, NULL, INT_7XX_GPIO_BANK2, IH_GPIO_BASE + 32,
238 METHOD_GPIO_7XX },
239 { OMAP7XX_GPIO3_BASE, NULL, INT_7XX_GPIO_BANK3, IH_GPIO_BASE + 64,
240 METHOD_GPIO_7XX },
241 { OMAP7XX_GPIO4_BASE, NULL, INT_7XX_GPIO_BANK4, IH_GPIO_BASE + 96,
242 METHOD_GPIO_7XX },
243 { OMAP7XX_GPIO5_BASE, NULL, INT_7XX_GPIO_BANK5, IH_GPIO_BASE + 128,
244 METHOD_GPIO_7XX },
245 { OMAP7XX_GPIO6_BASE, NULL, INT_7XX_GPIO_BANK6, IH_GPIO_BASE + 160,
246 METHOD_GPIO_7XX },
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100247};
248#endif
249
Tony Lindgren088ef952010-02-12 12:26:47 -0800250#ifdef CONFIG_ARCH_OMAP2
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -0800251
252static struct gpio_bank gpio_bank_242x[4] = {
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700253 { OMAP242X_GPIO1_BASE, NULL, INT_24XX_GPIO_BANK1, IH_GPIO_BASE,
254 METHOD_GPIO_24XX },
255 { OMAP242X_GPIO2_BASE, NULL, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32,
256 METHOD_GPIO_24XX },
257 { OMAP242X_GPIO3_BASE, NULL, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64,
258 METHOD_GPIO_24XX },
259 { OMAP242X_GPIO4_BASE, NULL, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96,
260 METHOD_GPIO_24XX },
Tony Lindgren92105bb2005-09-07 17:20:26 +0100261};
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -0800262
263static struct gpio_bank gpio_bank_243x[5] = {
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700264 { OMAP243X_GPIO1_BASE, NULL, INT_24XX_GPIO_BANK1, IH_GPIO_BASE,
265 METHOD_GPIO_24XX },
266 { OMAP243X_GPIO2_BASE, NULL, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32,
267 METHOD_GPIO_24XX },
268 { OMAP243X_GPIO3_BASE, NULL, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64,
269 METHOD_GPIO_24XX },
270 { OMAP243X_GPIO4_BASE, NULL, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96,
271 METHOD_GPIO_24XX },
272 { OMAP243X_GPIO5_BASE, NULL, INT_24XX_GPIO_BANK5, IH_GPIO_BASE + 128,
273 METHOD_GPIO_24XX },
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -0800274};
275
Tony Lindgren92105bb2005-09-07 17:20:26 +0100276#endif
277
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800278#ifdef CONFIG_ARCH_OMAP3
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800279static struct gpio_bank gpio_bank_34xx[6] = {
Tony Lindgren9f7065d2009-10-19 15:25:20 -0700280 { OMAP34XX_GPIO1_BASE, NULL, INT_34XX_GPIO_BANK1, IH_GPIO_BASE,
281 METHOD_GPIO_24XX },
282 { OMAP34XX_GPIO2_BASE, NULL, INT_34XX_GPIO_BANK2, IH_GPIO_BASE + 32,
283 METHOD_GPIO_24XX },
284 { OMAP34XX_GPIO3_BASE, NULL, INT_34XX_GPIO_BANK3, IH_GPIO_BASE + 64,
285 METHOD_GPIO_24XX },
286 { OMAP34XX_GPIO4_BASE, NULL, INT_34XX_GPIO_BANK4, IH_GPIO_BASE + 96,
287 METHOD_GPIO_24XX },
288 { OMAP34XX_GPIO5_BASE, NULL, INT_34XX_GPIO_BANK5, IH_GPIO_BASE + 128,
289 METHOD_GPIO_24XX },
290 { OMAP34XX_GPIO6_BASE, NULL, INT_34XX_GPIO_BANK6, IH_GPIO_BASE + 160,
291 METHOD_GPIO_24XX },
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800292};
293
Rajendra Nayak40c670f2008-09-26 17:47:48 +0530294struct omap3_gpio_regs {
295 u32 sysconfig;
296 u32 irqenable1;
297 u32 irqenable2;
298 u32 wake_en;
299 u32 ctrl;
300 u32 oe;
301 u32 leveldetect0;
302 u32 leveldetect1;
303 u32 risingdetect;
304 u32 fallingdetect;
305 u32 dataout;
306 u32 setwkuena;
307 u32 setdataout;
308};
309
310static struct omap3_gpio_regs gpio_context[OMAP34XX_NR_GPIOS];
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800311#endif
312
Santosh Shilimkar44169072009-05-28 14:16:04 -0700313#ifdef CONFIG_ARCH_OMAP4
314static struct gpio_bank gpio_bank_44xx[6] = {
Santosh Shilimkar5772ca72010-02-18 03:14:12 +0530315 { OMAP44XX_GPIO1_BASE, NULL, OMAP44XX_IRQ_GPIO1, IH_GPIO_BASE,
Tony Lindgren3f1686a92010-02-15 09:27:25 -0800316 METHOD_GPIO_44XX },
Santosh Shilimkar5772ca72010-02-18 03:14:12 +0530317 { OMAP44XX_GPIO2_BASE, NULL, OMAP44XX_IRQ_GPIO2, IH_GPIO_BASE + 32,
Tony Lindgren3f1686a92010-02-15 09:27:25 -0800318 METHOD_GPIO_44XX },
Santosh Shilimkar5772ca72010-02-18 03:14:12 +0530319 { OMAP44XX_GPIO3_BASE, NULL, OMAP44XX_IRQ_GPIO3, IH_GPIO_BASE + 64,
Tony Lindgren3f1686a92010-02-15 09:27:25 -0800320 METHOD_GPIO_44XX },
Santosh Shilimkar5772ca72010-02-18 03:14:12 +0530321 { OMAP44XX_GPIO4_BASE, NULL, OMAP44XX_IRQ_GPIO4, IH_GPIO_BASE + 96,
Tony Lindgren3f1686a92010-02-15 09:27:25 -0800322 METHOD_GPIO_44XX },
Santosh Shilimkar5772ca72010-02-18 03:14:12 +0530323 { OMAP44XX_GPIO5_BASE, NULL, OMAP44XX_IRQ_GPIO5, IH_GPIO_BASE + 128,
Tony Lindgren3f1686a92010-02-15 09:27:25 -0800324 METHOD_GPIO_44XX },
Santosh Shilimkar5772ca72010-02-18 03:14:12 +0530325 { OMAP44XX_GPIO6_BASE, NULL, OMAP44XX_IRQ_GPIO6, IH_GPIO_BASE + 160,
Tony Lindgren3f1686a92010-02-15 09:27:25 -0800326 METHOD_GPIO_44XX },
Santosh Shilimkar44169072009-05-28 14:16:04 -0700327};
328
329#endif
330
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100331static struct gpio_bank *gpio_bank;
332static int gpio_bank_count;
333
334static inline struct gpio_bank *get_gpio_bank(int gpio)
335{
Tony Lindgren6e60e792006-04-02 17:46:23 +0100336 if (cpu_is_omap15xx()) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100337 if (OMAP_GPIO_IS_MPUIO(gpio))
338 return &gpio_bank[0];
339 return &gpio_bank[1];
340 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100341 if (cpu_is_omap16xx()) {
342 if (OMAP_GPIO_IS_MPUIO(gpio))
343 return &gpio_bank[0];
344 return &gpio_bank[1 + (gpio >> 4)];
345 }
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700346 if (cpu_is_omap7xx()) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100347 if (OMAP_GPIO_IS_MPUIO(gpio))
348 return &gpio_bank[0];
349 return &gpio_bank[1 + (gpio >> 5)];
350 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100351 if (cpu_is_omap24xx())
352 return &gpio_bank[gpio >> 5];
Santosh Shilimkar44169072009-05-28 14:16:04 -0700353 if (cpu_is_omap34xx() || cpu_is_omap44xx())
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800354 return &gpio_bank[gpio >> 5];
David Brownelle031ab22008-12-10 17:35:27 -0800355 BUG();
356 return NULL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100357}
358
359static inline int get_gpio_index(int gpio)
360{
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700361 if (cpu_is_omap7xx())
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100362 return gpio & 0x1f;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100363 if (cpu_is_omap24xx())
364 return gpio & 0x1f;
Santosh Shilimkar44169072009-05-28 14:16:04 -0700365 if (cpu_is_omap34xx() || cpu_is_omap44xx())
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800366 return gpio & 0x1f;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100367 return gpio & 0x0f;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100368}
369
370static inline int gpio_valid(int gpio)
371{
372 if (gpio < 0)
373 return -1;
Tony Lindgrend11ac972008-01-12 15:35:04 -0800374 if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
Jonathan McDowell193e68b2006-09-25 12:41:30 +0300375 if (gpio >= OMAP_MAX_GPIO_LINES + 16)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100376 return -1;
377 return 0;
378 }
Tony Lindgren6e60e792006-04-02 17:46:23 +0100379 if (cpu_is_omap15xx() && gpio < 16)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100380 return 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100381 if ((cpu_is_omap16xx()) && gpio < 64)
382 return 0;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700383 if (cpu_is_omap7xx() && gpio < 192)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100384 return 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100385 if (cpu_is_omap24xx() && gpio < 128)
386 return 0;
Santosh Shilimkar44169072009-05-28 14:16:04 -0700387 if ((cpu_is_omap34xx() || cpu_is_omap44xx()) && gpio < 192)
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800388 return 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100389 return -1;
390}
391
392static int check_gpio(int gpio)
393{
Roel Kluind32b20f2009-11-17 14:39:03 -0800394 if (unlikely(gpio_valid(gpio) < 0)) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100395 printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
396 dump_stack();
397 return -1;
398 }
399 return 0;
400}
401
402static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
403{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100404 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100405 u32 l;
406
407 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800408#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100409 case METHOD_MPUIO:
410 reg += OMAP_MPUIO_IO_CNTL;
411 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800412#endif
413#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100414 case METHOD_GPIO_1510:
415 reg += OMAP1510_GPIO_DIR_CONTROL;
416 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800417#endif
418#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100419 case METHOD_GPIO_1610:
420 reg += OMAP1610_GPIO_DIRECTION;
421 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800422#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100423#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100424 case METHOD_GPIO_7XX:
425 reg += OMAP7XX_GPIO_DIR_CONTROL;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700426 break;
427#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800428#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100429 case METHOD_GPIO_24XX:
430 reg += OMAP24XX_GPIO_OE;
431 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800432#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530433#if defined(CONFIG_ARCH_OMAP4)
Tony Lindgren3f1686a92010-02-15 09:27:25 -0800434 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530435 reg += OMAP4_GPIO_OE;
436 break;
437#endif
David Brownelle5c56ed2006-12-06 17:13:59 -0800438 default:
439 WARN_ON(1);
440 return;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100441 }
442 l = __raw_readl(reg);
443 if (is_input)
444 l |= 1 << gpio;
445 else
446 l &= ~(1 << gpio);
447 __raw_writel(l, reg);
448}
449
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100450static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
451{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100452 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100453 u32 l = 0;
454
455 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800456#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100457 case METHOD_MPUIO:
458 reg += OMAP_MPUIO_OUTPUT;
459 l = __raw_readl(reg);
460 if (enable)
461 l |= 1 << gpio;
462 else
463 l &= ~(1 << gpio);
464 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800465#endif
466#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100467 case METHOD_GPIO_1510:
468 reg += OMAP1510_GPIO_DATA_OUTPUT;
469 l = __raw_readl(reg);
470 if (enable)
471 l |= 1 << gpio;
472 else
473 l &= ~(1 << gpio);
474 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800475#endif
476#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100477 case METHOD_GPIO_1610:
478 if (enable)
479 reg += OMAP1610_GPIO_SET_DATAOUT;
480 else
481 reg += OMAP1610_GPIO_CLEAR_DATAOUT;
482 l = 1 << gpio;
483 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800484#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100485#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100486 case METHOD_GPIO_7XX:
487 reg += OMAP7XX_GPIO_DATA_OUTPUT;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700488 l = __raw_readl(reg);
489 if (enable)
490 l |= 1 << gpio;
491 else
492 l &= ~(1 << gpio);
493 break;
494#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800495#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100496 case METHOD_GPIO_24XX:
497 if (enable)
498 reg += OMAP24XX_GPIO_SETDATAOUT;
499 else
500 reg += OMAP24XX_GPIO_CLEARDATAOUT;
501 l = 1 << gpio;
502 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800503#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530504#ifdef CONFIG_ARCH_OMAP4
Tony Lindgren3f1686a92010-02-15 09:27:25 -0800505 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530506 if (enable)
507 reg += OMAP4_GPIO_SETDATAOUT;
508 else
509 reg += OMAP4_GPIO_CLEARDATAOUT;
510 l = 1 << gpio;
511 break;
512#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100513 default:
David Brownelle5c56ed2006-12-06 17:13:59 -0800514 WARN_ON(1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100515 return;
516 }
517 __raw_writel(l, reg);
518}
519
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300520static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100521{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100522 void __iomem *reg;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100523
524 if (check_gpio(gpio) < 0)
David Brownelle5c56ed2006-12-06 17:13:59 -0800525 return -EINVAL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100526 reg = bank->base;
527 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800528#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100529 case METHOD_MPUIO:
530 reg += OMAP_MPUIO_INPUT_LATCH;
531 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800532#endif
533#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100534 case METHOD_GPIO_1510:
535 reg += OMAP1510_GPIO_DATA_INPUT;
536 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800537#endif
538#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100539 case METHOD_GPIO_1610:
540 reg += OMAP1610_GPIO_DATAIN;
541 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800542#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100543#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100544 case METHOD_GPIO_7XX:
545 reg += OMAP7XX_GPIO_DATA_INPUT;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700546 break;
547#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800548#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100549 case METHOD_GPIO_24XX:
550 reg += OMAP24XX_GPIO_DATAIN;
551 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800552#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530553#ifdef CONFIG_ARCH_OMAP4
Tony Lindgren3f1686a92010-02-15 09:27:25 -0800554 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530555 reg += OMAP4_GPIO_DATAIN;
556 break;
557#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100558 default:
David Brownelle5c56ed2006-12-06 17:13:59 -0800559 return -EINVAL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100560 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100561 return (__raw_readl(reg)
562 & (1 << get_gpio_index(gpio))) != 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100563}
564
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300565static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
566{
567 void __iomem *reg;
568
569 if (check_gpio(gpio) < 0)
570 return -EINVAL;
571 reg = bank->base;
572
573 switch (bank->method) {
574#ifdef CONFIG_ARCH_OMAP1
575 case METHOD_MPUIO:
576 reg += OMAP_MPUIO_OUTPUT;
577 break;
578#endif
579#ifdef CONFIG_ARCH_OMAP15XX
580 case METHOD_GPIO_1510:
581 reg += OMAP1510_GPIO_DATA_OUTPUT;
582 break;
583#endif
584#ifdef CONFIG_ARCH_OMAP16XX
585 case METHOD_GPIO_1610:
586 reg += OMAP1610_GPIO_DATAOUT;
587 break;
588#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100589#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100590 case METHOD_GPIO_7XX:
591 reg += OMAP7XX_GPIO_DATA_OUTPUT;
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300592 break;
593#endif
Tony Lindgren140455f2010-02-12 12:26:48 -0800594#ifdef CONFIG_ARCH_OMAP2PLUS
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300595 case METHOD_GPIO_24XX:
Tony Lindgren3f1686a92010-02-15 09:27:25 -0800596 case METHOD_GPIO_44XX:
Roger Quadrosb37c45b2009-08-05 16:53:24 +0300597 reg += OMAP24XX_GPIO_DATAOUT;
598 break;
599#endif
600 default:
601 return -EINVAL;
602 }
603
604 return (__raw_readl(reg) & (1 << get_gpio_index(gpio))) != 0;
605}
606
Tony Lindgren92105bb2005-09-07 17:20:26 +0100607#define MOD_REG_BIT(reg, bit_mask, set) \
608do { \
609 int l = __raw_readl(base + reg); \
610 if (set) l |= bit_mask; \
611 else l &= ~bit_mask; \
612 __raw_writel(l, base + reg); \
613} while(0)
614
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700615void omap_set_gpio_debounce(int gpio, int enable)
616{
617 struct gpio_bank *bank;
618 void __iomem *reg;
David Brownelle031ab22008-12-10 17:35:27 -0800619 unsigned long flags;
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700620 u32 val, l = 1 << get_gpio_index(gpio);
621
622 if (cpu_class_is_omap1())
623 return;
624
625 bank = get_gpio_bank(gpio);
626 reg = bank->base;
Tony Lindgren3f1686a92010-02-15 09:27:25 -0800627
628 if (cpu_is_omap44xx())
629 reg += OMAP4_GPIO_DEBOUNCENABLE;
630 else
631 reg += OMAP24XX_GPIO_DEBOUNCE_EN;
632
Charulatha V058af1e2009-11-22 10:11:25 -0800633 if (!(bank->mod_usage & l)) {
634 printk(KERN_ERR "GPIO %d not requested\n", gpio);
635 return;
636 }
David Brownelle031ab22008-12-10 17:35:27 -0800637
638 spin_lock_irqsave(&bank->lock, flags);
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700639 val = __raw_readl(reg);
640
Jouni Hogander89db9482008-12-10 17:35:24 -0800641 if (enable && !(val & l))
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700642 val |= l;
David Brownelle031ab22008-12-10 17:35:27 -0800643 else if (!enable && (val & l))
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700644 val &= ~l;
Jouni Hogander89db9482008-12-10 17:35:24 -0800645 else
David Brownelle031ab22008-12-10 17:35:27 -0800646 goto done;
Jouni Hogander89db9482008-12-10 17:35:24 -0800647
Santosh Shilimkar44169072009-05-28 14:16:04 -0700648 if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
David Brownelle031ab22008-12-10 17:35:27 -0800649 if (enable)
650 clk_enable(bank->dbck);
651 else
652 clk_disable(bank->dbck);
653 }
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700654
655 __raw_writel(val, reg);
David Brownelle031ab22008-12-10 17:35:27 -0800656done:
657 spin_unlock_irqrestore(&bank->lock, flags);
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700658}
659EXPORT_SYMBOL(omap_set_gpio_debounce);
660
661void omap_set_gpio_debounce_time(int gpio, int enc_time)
662{
663 struct gpio_bank *bank;
664 void __iomem *reg;
665
666 if (cpu_class_is_omap1())
667 return;
668
669 bank = get_gpio_bank(gpio);
670 reg = bank->base;
671
Charulatha V058af1e2009-11-22 10:11:25 -0800672 if (!bank->mod_usage) {
673 printk(KERN_ERR "GPIO not requested\n");
674 return;
675 }
676
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700677 enc_time &= 0xff;
Tony Lindgren3f1686a92010-02-15 09:27:25 -0800678
679 if (cpu_is_omap44xx())
680 reg += OMAP4_GPIO_DEBOUNCINGTIME;
681 else
682 reg += OMAP24XX_GPIO_DEBOUNCE_VAL;
683
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700684 __raw_writel(enc_time, reg);
685}
686EXPORT_SYMBOL(omap_set_gpio_debounce_time);
687
Tony Lindgren140455f2010-02-12 12:26:48 -0800688#ifdef CONFIG_ARCH_OMAP2PLUS
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700689static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
690 int trigger)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100691{
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800692 void __iomem *base = bank->base;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100693 u32 gpio_bit = 1 << gpio;
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530694 u32 val;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100695
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530696 if (cpu_is_omap44xx()) {
697 MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT0, gpio_bit,
698 trigger & IRQ_TYPE_LEVEL_LOW);
699 MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT1, gpio_bit,
700 trigger & IRQ_TYPE_LEVEL_HIGH);
701 MOD_REG_BIT(OMAP4_GPIO_RISINGDETECT, gpio_bit,
702 trigger & IRQ_TYPE_EDGE_RISING);
703 MOD_REG_BIT(OMAP4_GPIO_FALLINGDETECT, gpio_bit,
704 trigger & IRQ_TYPE_EDGE_FALLING);
705 } else {
706 MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
707 trigger & IRQ_TYPE_LEVEL_LOW);
708 MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
709 trigger & IRQ_TYPE_LEVEL_HIGH);
710 MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
711 trigger & IRQ_TYPE_EDGE_RISING);
712 MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
713 trigger & IRQ_TYPE_EDGE_FALLING);
714 }
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800715 if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530716 if (cpu_is_omap44xx()) {
717 if (trigger != 0)
718 __raw_writel(1 << gpio, bank->base+
719 OMAP4_GPIO_IRQWAKEN0);
720 else {
721 val = __raw_readl(bank->base +
722 OMAP4_GPIO_IRQWAKEN0);
723 __raw_writel(val & (~(1 << gpio)), bank->base +
724 OMAP4_GPIO_IRQWAKEN0);
725 }
726 } else {
727 if (trigger != 0)
728 __raw_writel(1 << gpio, bank->base
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700729 + OMAP24XX_GPIO_SETWKUENA);
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530730 else
731 __raw_writel(1 << gpio, bank->base
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700732 + OMAP24XX_GPIO_CLEARWKUENA);
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530733 }
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800734 } else {
735 if (trigger != 0)
736 bank->enabled_non_wakeup_gpios |= gpio_bit;
737 else
738 bank->enabled_non_wakeup_gpios &= ~gpio_bit;
739 }
Kevin Hilman5eb3bb92007-05-05 11:40:29 -0700740
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530741 if (cpu_is_omap44xx()) {
742 bank->level_mask =
743 __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT0) |
744 __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT1);
745 } else {
746 bank->level_mask =
747 __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
748 __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
749 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100750}
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800751#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +0100752
Uwe Kleine-König9198bcd2010-01-29 14:20:05 -0800753#ifdef CONFIG_ARCH_OMAP1
Cory Maccarrone4318f362010-01-08 10:29:04 -0800754/*
755 * This only applies to chips that can't do both rising and falling edge
756 * detection at once. For all other chips, this function is a noop.
757 */
758static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
759{
760 void __iomem *reg = bank->base;
761 u32 l = 0;
762
763 switch (bank->method) {
Cory Maccarrone4318f362010-01-08 10:29:04 -0800764 case METHOD_MPUIO:
765 reg += OMAP_MPUIO_GPIO_INT_EDGE;
766 break;
Cory Maccarrone4318f362010-01-08 10:29:04 -0800767#ifdef CONFIG_ARCH_OMAP15XX
768 case METHOD_GPIO_1510:
769 reg += OMAP1510_GPIO_INT_CONTROL;
770 break;
771#endif
772#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
773 case METHOD_GPIO_7XX:
774 reg += OMAP7XX_GPIO_INT_CONTROL;
775 break;
776#endif
777 default:
778 return;
779 }
780
781 l = __raw_readl(reg);
782 if ((l >> gpio) & 1)
783 l &= ~(1 << gpio);
784 else
785 l |= 1 << gpio;
786
787 __raw_writel(l, reg);
788}
Uwe Kleine-König9198bcd2010-01-29 14:20:05 -0800789#endif
Cory Maccarrone4318f362010-01-08 10:29:04 -0800790
Tony Lindgren92105bb2005-09-07 17:20:26 +0100791static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
792{
793 void __iomem *reg = bank->base;
794 u32 l = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100795
796 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800797#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100798 case METHOD_MPUIO:
799 reg += OMAP_MPUIO_GPIO_INT_EDGE;
800 l = __raw_readl(reg);
Janusz Krzysztofik29501572010-04-05 11:38:06 +0000801 if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
Cory Maccarrone4318f362010-01-08 10:29:04 -0800802 bank->toggle_mask |= 1 << gpio;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100803 if (trigger & IRQ_TYPE_EDGE_RISING)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100804 l |= 1 << gpio;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100805 else if (trigger & IRQ_TYPE_EDGE_FALLING)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100806 l &= ~(1 << gpio);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100807 else
808 goto bad;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100809 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800810#endif
811#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100812 case METHOD_GPIO_1510:
813 reg += OMAP1510_GPIO_INT_CONTROL;
814 l = __raw_readl(reg);
Janusz Krzysztofik29501572010-04-05 11:38:06 +0000815 if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
Cory Maccarrone4318f362010-01-08 10:29:04 -0800816 bank->toggle_mask |= 1 << gpio;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100817 if (trigger & IRQ_TYPE_EDGE_RISING)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100818 l |= 1 << gpio;
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100819 else if (trigger & IRQ_TYPE_EDGE_FALLING)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100820 l &= ~(1 << gpio);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100821 else
822 goto bad;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100823 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800824#endif
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800825#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100826 case METHOD_GPIO_1610:
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100827 if (gpio & 0x08)
828 reg += OMAP1610_GPIO_EDGE_CTRL2;
829 else
830 reg += OMAP1610_GPIO_EDGE_CTRL1;
831 gpio &= 0x07;
832 l = __raw_readl(reg);
833 l &= ~(3 << (gpio << 1));
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100834 if (trigger & IRQ_TYPE_EDGE_RISING)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100835 l |= 2 << (gpio << 1);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +0100836 if (trigger & IRQ_TYPE_EDGE_FALLING)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100837 l |= 1 << (gpio << 1);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800838 if (trigger)
839 /* Enable wake-up during idle for dynamic tick */
840 __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
841 else
842 __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100843 break;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800844#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100845#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100846 case METHOD_GPIO_7XX:
847 reg += OMAP7XX_GPIO_INT_CONTROL;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700848 l = __raw_readl(reg);
Janusz Krzysztofik29501572010-04-05 11:38:06 +0000849 if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
Cory Maccarrone4318f362010-01-08 10:29:04 -0800850 bank->toggle_mask |= 1 << gpio;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700851 if (trigger & IRQ_TYPE_EDGE_RISING)
852 l |= 1 << gpio;
853 else if (trigger & IRQ_TYPE_EDGE_FALLING)
854 l &= ~(1 << gpio);
855 else
856 goto bad;
857 break;
858#endif
Tony Lindgren140455f2010-02-12 12:26:48 -0800859#ifdef CONFIG_ARCH_OMAP2PLUS
Tony Lindgren92105bb2005-09-07 17:20:26 +0100860 case METHOD_GPIO_24XX:
Tony Lindgren3f1686a92010-02-15 09:27:25 -0800861 case METHOD_GPIO_44XX:
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800862 set_24xx_gpio_triggering(bank, gpio, trigger);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100863 break;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -0800864#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100865 default:
Tony Lindgren92105bb2005-09-07 17:20:26 +0100866 goto bad;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100867 }
Tony Lindgren92105bb2005-09-07 17:20:26 +0100868 __raw_writel(l, reg);
869 return 0;
870bad:
871 return -EINVAL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100872}
873
Tony Lindgren92105bb2005-09-07 17:20:26 +0100874static int gpio_irq_type(unsigned irq, unsigned type)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100875{
876 struct gpio_bank *bank;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100877 unsigned gpio;
878 int retval;
David Brownella6472532008-03-03 04:33:30 -0800879 unsigned long flags;
Tony Lindgren92105bb2005-09-07 17:20:26 +0100880
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800881 if (!cpu_class_is_omap2() && irq > IH_MPUIO_BASE)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100882 gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
883 else
884 gpio = irq - IH_GPIO_BASE;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100885
886 if (check_gpio(gpio) < 0)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100887 return -EINVAL;
888
David Brownelle5c56ed2006-12-06 17:13:59 -0800889 if (type & ~IRQ_TYPE_SENSE_MASK)
Tony Lindgren6e60e792006-04-02 17:46:23 +0100890 return -EINVAL;
David Brownelle5c56ed2006-12-06 17:13:59 -0800891
892 /* OMAP1 allows only only edge triggering */
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -0800893 if (!cpu_class_is_omap2()
David Brownelle5c56ed2006-12-06 17:13:59 -0800894 && (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
Tony Lindgren92105bb2005-09-07 17:20:26 +0100895 return -EINVAL;
896
David Brownell58781012006-12-06 17:14:10 -0800897 bank = get_irq_chip_data(irq);
David Brownella6472532008-03-03 04:33:30 -0800898 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +0100899 retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
David Brownellb9772a22006-12-06 17:13:53 -0800900 if (retval == 0) {
901 irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
902 irq_desc[irq].status |= type;
903 }
David Brownella6472532008-03-03 04:33:30 -0800904 spin_unlock_irqrestore(&bank->lock, flags);
Kevin Hilman672e3022008-01-16 21:56:16 -0800905
906 if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
907 __set_irq_handler_unlocked(irq, handle_level_irq);
908 else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
909 __set_irq_handler_unlocked(irq, handle_edge_irq);
910
Tony Lindgren92105bb2005-09-07 17:20:26 +0100911 return retval;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100912}
913
914static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
915{
Tony Lindgren92105bb2005-09-07 17:20:26 +0100916 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100917
918 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800919#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100920 case METHOD_MPUIO:
921 /* MPUIO irqstatus is reset by reading the status register,
922 * so do nothing here */
923 return;
David Brownelle5c56ed2006-12-06 17:13:59 -0800924#endif
925#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100926 case METHOD_GPIO_1510:
927 reg += OMAP1510_GPIO_INT_STATUS;
928 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800929#endif
930#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100931 case METHOD_GPIO_1610:
932 reg += OMAP1610_GPIO_IRQSTATUS1;
933 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800934#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +0100935#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +0100936 case METHOD_GPIO_7XX:
937 reg += OMAP7XX_GPIO_INT_STATUS;
Zebediah C. McClure56739a62009-03-23 18:07:40 -0700938 break;
939#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -0800940#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +0100941 case METHOD_GPIO_24XX:
942 reg += OMAP24XX_GPIO_IRQSTATUS1;
943 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800944#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530945#if defined(CONFIG_ARCH_OMAP4)
Tony Lindgren3f1686a92010-02-15 09:27:25 -0800946 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530947 reg += OMAP4_GPIO_IRQSTATUS0;
948 break;
949#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100950 default:
David Brownelle5c56ed2006-12-06 17:13:59 -0800951 WARN_ON(1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100952 return;
953 }
954 __raw_writel(gpio_mask, reg);
Hiroshi DOYUbee79302006-09-25 12:41:46 +0300955
956 /* Workaround for clearing DSP GPIO interrupts to allow retention */
Tony Lindgren3f1686a92010-02-15 09:27:25 -0800957 if (cpu_is_omap24xx() || cpu_is_omap34xx())
958 reg = bank->base + OMAP24XX_GPIO_IRQSTATUS2;
959 else if (cpu_is_omap44xx())
960 reg = bank->base + OMAP4_GPIO_IRQSTATUS1;
961
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530962 if (cpu_is_omap24xx() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
Roger Quadrosbedfd152009-04-23 11:10:50 -0700963 __raw_writel(gpio_mask, reg);
964
965 /* Flush posted write for the irq status to avoid spurious interrupts */
966 __raw_readl(reg);
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +0530967 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +0100968}
969
970static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
971{
972 _clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
973}
974
Imre Deakea6dedd2006-06-26 16:16:00 -0700975static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
976{
977 void __iomem *reg = bank->base;
Imre Deak99c47702006-06-26 16:16:07 -0700978 int inv = 0;
979 u32 l;
980 u32 mask;
Imre Deakea6dedd2006-06-26 16:16:00 -0700981
982 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -0800983#ifdef CONFIG_ARCH_OMAP1
Imre Deakea6dedd2006-06-26 16:16:00 -0700984 case METHOD_MPUIO:
985 reg += OMAP_MPUIO_GPIO_MASKIT;
Imre Deak99c47702006-06-26 16:16:07 -0700986 mask = 0xffff;
987 inv = 1;
Imre Deakea6dedd2006-06-26 16:16:00 -0700988 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800989#endif
990#ifdef CONFIG_ARCH_OMAP15XX
Imre Deakea6dedd2006-06-26 16:16:00 -0700991 case METHOD_GPIO_1510:
992 reg += OMAP1510_GPIO_INT_MASK;
Imre Deak99c47702006-06-26 16:16:07 -0700993 mask = 0xffff;
994 inv = 1;
Imre Deakea6dedd2006-06-26 16:16:00 -0700995 break;
David Brownelle5c56ed2006-12-06 17:13:59 -0800996#endif
997#ifdef CONFIG_ARCH_OMAP16XX
Imre Deakea6dedd2006-06-26 16:16:00 -0700998 case METHOD_GPIO_1610:
999 reg += OMAP1610_GPIO_IRQENABLE1;
Imre Deak99c47702006-06-26 16:16:07 -07001000 mask = 0xffff;
Imre Deakea6dedd2006-06-26 16:16:00 -07001001 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001002#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +01001003#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +01001004 case METHOD_GPIO_7XX:
1005 reg += OMAP7XX_GPIO_INT_MASK;
Zebediah C. McClure56739a62009-03-23 18:07:40 -07001006 mask = 0xffffffff;
1007 inv = 1;
1008 break;
1009#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -08001010#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Imre Deakea6dedd2006-06-26 16:16:00 -07001011 case METHOD_GPIO_24XX:
1012 reg += OMAP24XX_GPIO_IRQENABLE1;
Imre Deak99c47702006-06-26 16:16:07 -07001013 mask = 0xffffffff;
Imre Deakea6dedd2006-06-26 16:16:00 -07001014 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001015#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301016#if defined(CONFIG_ARCH_OMAP4)
Tony Lindgren3f1686a92010-02-15 09:27:25 -08001017 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301018 reg += OMAP4_GPIO_IRQSTATUSSET0;
1019 mask = 0xffffffff;
1020 break;
1021#endif
Imre Deakea6dedd2006-06-26 16:16:00 -07001022 default:
David Brownelle5c56ed2006-12-06 17:13:59 -08001023 WARN_ON(1);
Imre Deakea6dedd2006-06-26 16:16:00 -07001024 return 0;
1025 }
1026
Imre Deak99c47702006-06-26 16:16:07 -07001027 l = __raw_readl(reg);
1028 if (inv)
1029 l = ~l;
1030 l &= mask;
1031 return l;
Imre Deakea6dedd2006-06-26 16:16:00 -07001032}
1033
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001034static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
1035{
Tony Lindgren92105bb2005-09-07 17:20:26 +01001036 void __iomem *reg = bank->base;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001037 u32 l;
1038
1039 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -08001040#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001041 case METHOD_MPUIO:
1042 reg += OMAP_MPUIO_GPIO_MASKIT;
1043 l = __raw_readl(reg);
1044 if (enable)
1045 l &= ~(gpio_mask);
1046 else
1047 l |= gpio_mask;
1048 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001049#endif
1050#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001051 case METHOD_GPIO_1510:
1052 reg += OMAP1510_GPIO_INT_MASK;
1053 l = __raw_readl(reg);
1054 if (enable)
1055 l &= ~(gpio_mask);
1056 else
1057 l |= gpio_mask;
1058 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001059#endif
1060#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001061 case METHOD_GPIO_1610:
1062 if (enable)
1063 reg += OMAP1610_GPIO_SET_IRQENABLE1;
1064 else
1065 reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
1066 l = gpio_mask;
1067 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001068#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +01001069#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +01001070 case METHOD_GPIO_7XX:
1071 reg += OMAP7XX_GPIO_INT_MASK;
Zebediah C. McClure56739a62009-03-23 18:07:40 -07001072 l = __raw_readl(reg);
1073 if (enable)
1074 l &= ~(gpio_mask);
1075 else
1076 l |= gpio_mask;
1077 break;
1078#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -08001079#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001080 case METHOD_GPIO_24XX:
1081 if (enable)
1082 reg += OMAP24XX_GPIO_SETIRQENABLE1;
1083 else
1084 reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
1085 l = gpio_mask;
1086 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001087#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301088#ifdef CONFIG_ARCH_OMAP4
Tony Lindgren3f1686a92010-02-15 09:27:25 -08001089 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301090 if (enable)
1091 reg += OMAP4_GPIO_IRQSTATUSSET0;
1092 else
1093 reg += OMAP4_GPIO_IRQSTATUSCLR0;
1094 l = gpio_mask;
1095 break;
1096#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001097 default:
David Brownelle5c56ed2006-12-06 17:13:59 -08001098 WARN_ON(1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001099 return;
1100 }
1101 __raw_writel(l, reg);
1102}
1103
1104static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
1105{
1106 _enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
1107}
1108
Tony Lindgren92105bb2005-09-07 17:20:26 +01001109/*
1110 * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
1111 * 1510 does not seem to have a wake-up register. If JTAG is connected
1112 * to the target, system will wake up always on GPIO events. While
1113 * system is running all registered GPIO interrupts need to have wake-up
1114 * enabled. When system is suspended, only selected GPIO interrupts need
1115 * to have wake-up enabled.
1116 */
1117static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
1118{
Tony Lindgren4cc64202010-01-08 10:29:05 -08001119 unsigned long uninitialized_var(flags);
David Brownella6472532008-03-03 04:33:30 -08001120
Tony Lindgren92105bb2005-09-07 17:20:26 +01001121 switch (bank->method) {
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001122#ifdef CONFIG_ARCH_OMAP16XX
David Brownell11a78b72006-12-06 17:14:11 -08001123 case METHOD_MPUIO:
Tony Lindgren92105bb2005-09-07 17:20:26 +01001124 case METHOD_GPIO_1610:
David Brownella6472532008-03-03 04:33:30 -08001125 spin_lock_irqsave(&bank->lock, flags);
Kevin Hilmanb3bb4f62009-04-23 11:10:49 -07001126 if (enable)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001127 bank->suspend_wakeup |= (1 << gpio);
Kevin Hilmanb3bb4f62009-04-23 11:10:49 -07001128 else
Tony Lindgren92105bb2005-09-07 17:20:26 +01001129 bank->suspend_wakeup &= ~(1 << gpio);
David Brownella6472532008-03-03 04:33:30 -08001130 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001131 return 0;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001132#endif
Tony Lindgren140455f2010-02-12 12:26:48 -08001133#ifdef CONFIG_ARCH_OMAP2PLUS
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001134 case METHOD_GPIO_24XX:
Tony Lindgren3f1686a92010-02-15 09:27:25 -08001135 case METHOD_GPIO_44XX:
David Brownell11a78b72006-12-06 17:14:11 -08001136 if (bank->non_wakeup_gpios & (1 << gpio)) {
1137 printk(KERN_ERR "Unable to modify wakeup on "
1138 "non-wakeup GPIO%d\n",
1139 (bank - gpio_bank) * 32 + gpio);
1140 return -EINVAL;
1141 }
David Brownella6472532008-03-03 04:33:30 -08001142 spin_lock_irqsave(&bank->lock, flags);
Kevin Hilmanb3bb4f62009-04-23 11:10:49 -07001143 if (enable)
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001144 bank->suspend_wakeup |= (1 << gpio);
Kevin Hilmanb3bb4f62009-04-23 11:10:49 -07001145 else
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001146 bank->suspend_wakeup &= ~(1 << gpio);
David Brownella6472532008-03-03 04:33:30 -08001147 spin_unlock_irqrestore(&bank->lock, flags);
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001148 return 0;
1149#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +01001150 default:
1151 printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
1152 bank->method);
1153 return -EINVAL;
1154 }
1155}
1156
Tony Lindgren4196dd62006-09-25 12:41:38 +03001157static void _reset_gpio(struct gpio_bank *bank, int gpio)
1158{
1159 _set_gpio_direction(bank, get_gpio_index(gpio), 1);
1160 _set_gpio_irqenable(bank, gpio, 0);
1161 _clear_gpio_irqstatus(bank, gpio);
Dmitry Baryshkov6cab4862008-07-27 04:23:31 +01001162 _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
Tony Lindgren4196dd62006-09-25 12:41:38 +03001163}
1164
Tony Lindgren92105bb2005-09-07 17:20:26 +01001165/* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
1166static int gpio_wake_enable(unsigned int irq, unsigned int enable)
1167{
1168 unsigned int gpio = irq - IH_GPIO_BASE;
1169 struct gpio_bank *bank;
1170 int retval;
1171
1172 if (check_gpio(gpio) < 0)
1173 return -ENODEV;
David Brownell58781012006-12-06 17:14:10 -08001174 bank = get_irq_chip_data(irq);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001175 retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001176
1177 return retval;
1178}
1179
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001180static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001181{
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001182 struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
David Brownella6472532008-03-03 04:33:30 -08001183 unsigned long flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001184
David Brownella6472532008-03-03 04:33:30 -08001185 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001186
Tony Lindgren4196dd62006-09-25 12:41:38 +03001187 /* Set trigger to none. You need to enable the desired trigger with
1188 * request_irq() or set_irq_type().
1189 */
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001190 _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001191
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001192#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001193 if (bank->method == METHOD_GPIO_1510) {
Tony Lindgren92105bb2005-09-07 17:20:26 +01001194 void __iomem *reg;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001195
Tony Lindgren92105bb2005-09-07 17:20:26 +01001196 /* Claim the pin for MPU */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001197 reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001198 __raw_writel(__raw_readl(reg) | (1 << offset), reg);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001199 }
1200#endif
Charulatha V058af1e2009-11-22 10:11:25 -08001201 if (!cpu_class_is_omap1()) {
1202 if (!bank->mod_usage) {
1203 u32 ctrl;
1204 ctrl = __raw_readl(bank->base + OMAP24XX_GPIO_CTRL);
1205 ctrl &= 0xFFFFFFFE;
1206 /* Module is enabled, clocks are not gated */
1207 __raw_writel(ctrl, bank->base + OMAP24XX_GPIO_CTRL);
1208 }
1209 bank->mod_usage |= 1 << offset;
1210 }
David Brownella6472532008-03-03 04:33:30 -08001211 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001212
1213 return 0;
1214}
1215
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001216static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001217{
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001218 struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
David Brownella6472532008-03-03 04:33:30 -08001219 unsigned long flags;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001220
David Brownella6472532008-03-03 04:33:30 -08001221 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001222#ifdef CONFIG_ARCH_OMAP16XX
1223 if (bank->method == METHOD_GPIO_1610) {
1224 /* Disable wake-up during idle for dynamic tick */
1225 void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001226 __raw_writel(1 << offset, reg);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001227 }
1228#endif
Tony Lindgren140455f2010-02-12 12:26:48 -08001229#ifdef CONFIG_ARCH_OMAP2PLUS
Tony Lindgren3f1686a92010-02-15 09:27:25 -08001230 if ((bank->method == METHOD_GPIO_24XX) ||
1231 (bank->method == METHOD_GPIO_44XX)) {
Tony Lindgren92105bb2005-09-07 17:20:26 +01001232 /* Disable wake-up during idle for dynamic tick */
1233 void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001234 __raw_writel(1 << offset, reg);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001235 }
1236#endif
Charulatha V058af1e2009-11-22 10:11:25 -08001237 if (!cpu_class_is_omap1()) {
1238 bank->mod_usage &= ~(1 << offset);
1239 if (!bank->mod_usage) {
1240 u32 ctrl;
1241 ctrl = __raw_readl(bank->base + OMAP24XX_GPIO_CTRL);
1242 /* Module is disabled, clocks are gated */
1243 ctrl |= 1;
1244 __raw_writel(ctrl, bank->base + OMAP24XX_GPIO_CTRL);
1245 }
1246 }
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001247 _reset_gpio(bank, bank->chip.base + offset);
David Brownella6472532008-03-03 04:33:30 -08001248 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001249}
1250
1251/*
1252 * We need to unmask the GPIO bank interrupt as soon as possible to
1253 * avoid missing GPIO interrupts for other lines in the bank.
1254 * Then we need to mask-read-clear-unmask the triggered GPIO lines
1255 * in the bank to avoid missing nested interrupts for a GPIO line.
1256 * If we wait to unmask individual GPIO lines in the bank after the
1257 * line's interrupt handler has been run, we may miss some nested
1258 * interrupts.
1259 */
Russell King10dd5ce2006-11-23 11:41:32 +00001260static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001261{
Tony Lindgren92105bb2005-09-07 17:20:26 +01001262 void __iomem *isr_reg = NULL;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001263 u32 isr;
Cory Maccarrone4318f362010-01-08 10:29:04 -08001264 unsigned int gpio_irq, gpio_index;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001265 struct gpio_bank *bank;
Imre Deakea6dedd2006-06-26 16:16:00 -07001266 u32 retrigger = 0;
1267 int unmasked = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001268
1269 desc->chip->ack(irq);
1270
Thomas Gleixner418ca1f02006-07-01 22:32:41 +01001271 bank = get_irq_data(irq);
David Brownelle5c56ed2006-12-06 17:13:59 -08001272#ifdef CONFIG_ARCH_OMAP1
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001273 if (bank->method == METHOD_MPUIO)
1274 isr_reg = bank->base + OMAP_MPUIO_GPIO_INT;
David Brownelle5c56ed2006-12-06 17:13:59 -08001275#endif
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001276#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001277 if (bank->method == METHOD_GPIO_1510)
1278 isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
1279#endif
1280#if defined(CONFIG_ARCH_OMAP16XX)
1281 if (bank->method == METHOD_GPIO_1610)
1282 isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
1283#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +01001284#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
Alistair Buxton7c006922009-09-22 10:02:58 +01001285 if (bank->method == METHOD_GPIO_7XX)
1286 isr_reg = bank->base + OMAP7XX_GPIO_INT_STATUS;
Zebediah C. McClure56739a62009-03-23 18:07:40 -07001287#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -08001288#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001289 if (bank->method == METHOD_GPIO_24XX)
1290 isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
1291#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301292#if defined(CONFIG_ARCH_OMAP4)
Tony Lindgren3f1686a92010-02-15 09:27:25 -08001293 if (bank->method == METHOD_GPIO_44XX)
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301294 isr_reg = bank->base + OMAP4_GPIO_IRQSTATUS0;
1295#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +01001296 while(1) {
Tony Lindgren6e60e792006-04-02 17:46:23 +01001297 u32 isr_saved, level_mask = 0;
Imre Deakea6dedd2006-06-26 16:16:00 -07001298 u32 enabled;
Tony Lindgren6e60e792006-04-02 17:46:23 +01001299
Imre Deakea6dedd2006-06-26 16:16:00 -07001300 enabled = _get_gpio_irqbank_mask(bank);
1301 isr_saved = isr = __raw_readl(isr_reg) & enabled;
Tony Lindgren6e60e792006-04-02 17:46:23 +01001302
1303 if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
1304 isr &= 0x0000ffff;
1305
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001306 if (cpu_class_is_omap2()) {
Kevin Hilmanb144ff62008-01-16 21:56:15 -08001307 level_mask = bank->level_mask & enabled;
Imre Deakea6dedd2006-06-26 16:16:00 -07001308 }
Tony Lindgren6e60e792006-04-02 17:46:23 +01001309
1310 /* clear edge sensitive interrupts before handler(s) are
1311 called so that we don't miss any interrupt occurred while
1312 executing them */
1313 _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
1314 _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
1315 _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);
1316
1317 /* if there is only edge sensitive GPIO pin interrupts
1318 configured, we could unmask GPIO bank interrupt immediately */
Imre Deakea6dedd2006-06-26 16:16:00 -07001319 if (!level_mask && !unmasked) {
1320 unmasked = 1;
Tony Lindgren6e60e792006-04-02 17:46:23 +01001321 desc->chip->unmask(irq);
Imre Deakea6dedd2006-06-26 16:16:00 -07001322 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001323
Imre Deakea6dedd2006-06-26 16:16:00 -07001324 isr |= retrigger;
1325 retrigger = 0;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001326 if (!isr)
1327 break;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001328
Tony Lindgren92105bb2005-09-07 17:20:26 +01001329 gpio_irq = bank->virtual_irq_start;
1330 for (; isr != 0; isr >>= 1, gpio_irq++) {
Cory Maccarrone4318f362010-01-08 10:29:04 -08001331 gpio_index = get_gpio_index(irq_to_gpio(gpio_irq));
1332
Tony Lindgren92105bb2005-09-07 17:20:26 +01001333 if (!(isr & 1))
1334 continue;
Thomas Gleixner29454dd2006-07-03 02:22:22 +02001335
Cory Maccarrone4318f362010-01-08 10:29:04 -08001336#ifdef CONFIG_ARCH_OMAP1
1337 /*
1338 * Some chips can't respond to both rising and falling
1339 * at the same time. If this irq was requested with
1340 * both flags, we need to flip the ICR data for the IRQ
1341 * to respond to the IRQ for the opposite direction.
1342 * This will be indicated in the bank toggle_mask.
1343 */
1344 if (bank->toggle_mask & (1 << gpio_index))
1345 _toggle_gpio_edge_triggering(bank, gpio_index);
1346#endif
1347
Dmitry Baryshkovd8aa0252008-10-09 13:36:24 +01001348 generic_handle_irq(gpio_irq);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001349 }
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001350 }
Imre Deakea6dedd2006-06-26 16:16:00 -07001351 /* if bank has any level sensitive GPIO pin interrupt
1352 configured, we must unmask the bank interrupt only after
1353 handler(s) are executed in order to avoid spurious bank
1354 interrupt */
1355 if (!unmasked)
1356 desc->chip->unmask(irq);
1357
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001358}
1359
Tony Lindgren4196dd62006-09-25 12:41:38 +03001360static void gpio_irq_shutdown(unsigned int irq)
1361{
1362 unsigned int gpio = irq - IH_GPIO_BASE;
David Brownell58781012006-12-06 17:14:10 -08001363 struct gpio_bank *bank = get_irq_chip_data(irq);
Tony Lindgren4196dd62006-09-25 12:41:38 +03001364
1365 _reset_gpio(bank, gpio);
1366}
1367
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001368static void gpio_ack_irq(unsigned int irq)
1369{
1370 unsigned int gpio = irq - IH_GPIO_BASE;
David Brownell58781012006-12-06 17:14:10 -08001371 struct gpio_bank *bank = get_irq_chip_data(irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001372
1373 _clear_gpio_irqstatus(bank, gpio);
1374}
1375
1376static void gpio_mask_irq(unsigned int irq)
1377{
1378 unsigned int gpio = irq - IH_GPIO_BASE;
David Brownell58781012006-12-06 17:14:10 -08001379 struct gpio_bank *bank = get_irq_chip_data(irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001380
1381 _set_gpio_irqenable(bank, gpio, 0);
Kevin Hilman55b60192009-06-04 15:57:10 -07001382 _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001383}
1384
1385static void gpio_unmask_irq(unsigned int irq)
1386{
1387 unsigned int gpio = irq - IH_GPIO_BASE;
David Brownell58781012006-12-06 17:14:10 -08001388 struct gpio_bank *bank = get_irq_chip_data(irq);
Kevin Hilmanb144ff62008-01-16 21:56:15 -08001389 unsigned int irq_mask = 1 << get_gpio_index(gpio);
Kevin Hilman55b60192009-06-04 15:57:10 -07001390 struct irq_desc *desc = irq_to_desc(irq);
1391 u32 trigger = desc->status & IRQ_TYPE_SENSE_MASK;
1392
1393 if (trigger)
1394 _set_gpio_triggering(bank, get_gpio_index(gpio), trigger);
Kevin Hilmanb144ff62008-01-16 21:56:15 -08001395
1396 /* For level-triggered GPIOs, the clearing must be done after
1397 * the HW source is cleared, thus after the handler has run */
1398 if (bank->level_mask & irq_mask) {
1399 _set_gpio_irqenable(bank, gpio, 0);
1400 _clear_gpio_irqstatus(bank, gpio);
1401 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001402
Kevin Hilman4de8c752008-01-16 21:56:14 -08001403 _set_gpio_irqenable(bank, gpio, 1);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001404}
1405
David Brownelle5c56ed2006-12-06 17:13:59 -08001406static struct irq_chip gpio_irq_chip = {
1407 .name = "GPIO",
1408 .shutdown = gpio_irq_shutdown,
1409 .ack = gpio_ack_irq,
1410 .mask = gpio_mask_irq,
1411 .unmask = gpio_unmask_irq,
1412 .set_type = gpio_irq_type,
1413 .set_wake = gpio_wake_enable,
1414};
1415
1416/*---------------------------------------------------------------------*/
1417
1418#ifdef CONFIG_ARCH_OMAP1
1419
1420/* MPUIO uses the always-on 32k clock */
1421
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001422static void mpuio_ack_irq(unsigned int irq)
1423{
1424 /* The ISR is reset automatically, so do nothing here. */
1425}
1426
1427static void mpuio_mask_irq(unsigned int irq)
1428{
1429 unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
David Brownell58781012006-12-06 17:14:10 -08001430 struct gpio_bank *bank = get_irq_chip_data(irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001431
1432 _set_gpio_irqenable(bank, gpio, 0);
1433}
1434
1435static void mpuio_unmask_irq(unsigned int irq)
1436{
1437 unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
David Brownell58781012006-12-06 17:14:10 -08001438 struct gpio_bank *bank = get_irq_chip_data(irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001439
1440 _set_gpio_irqenable(bank, gpio, 1);
1441}
1442
David Brownelle5c56ed2006-12-06 17:13:59 -08001443static struct irq_chip mpuio_irq_chip = {
1444 .name = "MPUIO",
1445 .ack = mpuio_ack_irq,
1446 .mask = mpuio_mask_irq,
1447 .unmask = mpuio_unmask_irq,
Tony Lindgren92105bb2005-09-07 17:20:26 +01001448 .set_type = gpio_irq_type,
David Brownell11a78b72006-12-06 17:14:11 -08001449#ifdef CONFIG_ARCH_OMAP16XX
1450 /* REVISIT: assuming only 16xx supports MPUIO wake events */
1451 .set_wake = gpio_wake_enable,
1452#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001453};
1454
David Brownelle5c56ed2006-12-06 17:13:59 -08001455
1456#define bank_is_mpuio(bank) ((bank)->method == METHOD_MPUIO)
1457
David Brownell11a78b72006-12-06 17:14:11 -08001458
1459#ifdef CONFIG_ARCH_OMAP16XX
1460
1461#include <linux/platform_device.h>
1462
Magnus Damm79ee0312009-07-08 13:22:04 +02001463static int omap_mpuio_suspend_noirq(struct device *dev)
David Brownell11a78b72006-12-06 17:14:11 -08001464{
Magnus Damm79ee0312009-07-08 13:22:04 +02001465 struct platform_device *pdev = to_platform_device(dev);
David Brownell11a78b72006-12-06 17:14:11 -08001466 struct gpio_bank *bank = platform_get_drvdata(pdev);
1467 void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
David Brownella6472532008-03-03 04:33:30 -08001468 unsigned long flags;
David Brownell11a78b72006-12-06 17:14:11 -08001469
David Brownella6472532008-03-03 04:33:30 -08001470 spin_lock_irqsave(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -08001471 bank->saved_wakeup = __raw_readl(mask_reg);
1472 __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
David Brownella6472532008-03-03 04:33:30 -08001473 spin_unlock_irqrestore(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -08001474
1475 return 0;
1476}
1477
Magnus Damm79ee0312009-07-08 13:22:04 +02001478static int omap_mpuio_resume_noirq(struct device *dev)
David Brownell11a78b72006-12-06 17:14:11 -08001479{
Magnus Damm79ee0312009-07-08 13:22:04 +02001480 struct platform_device *pdev = to_platform_device(dev);
David Brownell11a78b72006-12-06 17:14:11 -08001481 struct gpio_bank *bank = platform_get_drvdata(pdev);
1482 void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
David Brownella6472532008-03-03 04:33:30 -08001483 unsigned long flags;
David Brownell11a78b72006-12-06 17:14:11 -08001484
David Brownella6472532008-03-03 04:33:30 -08001485 spin_lock_irqsave(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -08001486 __raw_writel(bank->saved_wakeup, mask_reg);
David Brownella6472532008-03-03 04:33:30 -08001487 spin_unlock_irqrestore(&bank->lock, flags);
David Brownell11a78b72006-12-06 17:14:11 -08001488
1489 return 0;
1490}
1491
Alexey Dobriyan47145212009-12-14 18:00:08 -08001492static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
Magnus Damm79ee0312009-07-08 13:22:04 +02001493 .suspend_noirq = omap_mpuio_suspend_noirq,
1494 .resume_noirq = omap_mpuio_resume_noirq,
1495};
1496
David Brownell11a78b72006-12-06 17:14:11 -08001497/* use platform_driver for this, now that there's no longer any
1498 * point to sys_device (other than not disturbing old code).
1499 */
1500static struct platform_driver omap_mpuio_driver = {
David Brownell11a78b72006-12-06 17:14:11 -08001501 .driver = {
1502 .name = "mpuio",
Magnus Damm79ee0312009-07-08 13:22:04 +02001503 .pm = &omap_mpuio_dev_pm_ops,
David Brownell11a78b72006-12-06 17:14:11 -08001504 },
1505};
1506
1507static struct platform_device omap_mpuio_device = {
1508 .name = "mpuio",
1509 .id = -1,
1510 .dev = {
1511 .driver = &omap_mpuio_driver.driver,
1512 }
1513 /* could list the /proc/iomem resources */
1514};
1515
1516static inline void mpuio_init(void)
1517{
David Brownellfcf126d2007-04-02 12:46:47 -07001518 platform_set_drvdata(&omap_mpuio_device, &gpio_bank_1610[0]);
1519
David Brownell11a78b72006-12-06 17:14:11 -08001520 if (platform_driver_register(&omap_mpuio_driver) == 0)
1521 (void) platform_device_register(&omap_mpuio_device);
1522}
1523
1524#else
1525static inline void mpuio_init(void) {}
1526#endif /* 16xx */
1527
David Brownelle5c56ed2006-12-06 17:13:59 -08001528#else
1529
1530extern struct irq_chip mpuio_irq_chip;
1531
1532#define bank_is_mpuio(bank) 0
David Brownell11a78b72006-12-06 17:14:11 -08001533static inline void mpuio_init(void) {}
David Brownelle5c56ed2006-12-06 17:13:59 -08001534
1535#endif
1536
1537/*---------------------------------------------------------------------*/
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001538
David Brownell52e31342008-03-03 12:43:23 -08001539/* REVISIT these are stupid implementations! replace by ones that
1540 * don't switch on METHOD_* and which mostly avoid spinlocks
1541 */
1542
1543static int gpio_input(struct gpio_chip *chip, unsigned offset)
1544{
1545 struct gpio_bank *bank;
1546 unsigned long flags;
1547
1548 bank = container_of(chip, struct gpio_bank, chip);
1549 spin_lock_irqsave(&bank->lock, flags);
1550 _set_gpio_direction(bank, offset, 1);
1551 spin_unlock_irqrestore(&bank->lock, flags);
1552 return 0;
1553}
1554
Roger Quadrosb37c45b2009-08-05 16:53:24 +03001555static int gpio_is_input(struct gpio_bank *bank, int mask)
1556{
1557 void __iomem *reg = bank->base;
1558
1559 switch (bank->method) {
1560 case METHOD_MPUIO:
1561 reg += OMAP_MPUIO_IO_CNTL;
1562 break;
1563 case METHOD_GPIO_1510:
1564 reg += OMAP1510_GPIO_DIR_CONTROL;
1565 break;
1566 case METHOD_GPIO_1610:
1567 reg += OMAP1610_GPIO_DIRECTION;
1568 break;
Alistair Buxton7c006922009-09-22 10:02:58 +01001569 case METHOD_GPIO_7XX:
1570 reg += OMAP7XX_GPIO_DIR_CONTROL;
Roger Quadrosb37c45b2009-08-05 16:53:24 +03001571 break;
1572 case METHOD_GPIO_24XX:
Tony Lindgren3f1686a92010-02-15 09:27:25 -08001573 case METHOD_GPIO_44XX:
Roger Quadrosb37c45b2009-08-05 16:53:24 +03001574 reg += OMAP24XX_GPIO_OE;
1575 break;
1576 }
1577 return __raw_readl(reg) & mask;
1578}
1579
David Brownell52e31342008-03-03 12:43:23 -08001580static int gpio_get(struct gpio_chip *chip, unsigned offset)
1581{
Roger Quadrosb37c45b2009-08-05 16:53:24 +03001582 struct gpio_bank *bank;
1583 void __iomem *reg;
1584 int gpio;
1585 u32 mask;
1586
1587 gpio = chip->base + offset;
1588 bank = get_gpio_bank(gpio);
1589 reg = bank->base;
1590 mask = 1 << get_gpio_index(gpio);
1591
1592 if (gpio_is_input(bank, mask))
1593 return _get_gpio_datain(bank, gpio);
1594 else
1595 return _get_gpio_dataout(bank, gpio);
David Brownell52e31342008-03-03 12:43:23 -08001596}
1597
1598static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
1599{
1600 struct gpio_bank *bank;
1601 unsigned long flags;
1602
1603 bank = container_of(chip, struct gpio_bank, chip);
1604 spin_lock_irqsave(&bank->lock, flags);
1605 _set_gpio_dataout(bank, offset, value);
1606 _set_gpio_direction(bank, offset, 0);
1607 spin_unlock_irqrestore(&bank->lock, flags);
1608 return 0;
1609}
1610
1611static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
1612{
1613 struct gpio_bank *bank;
1614 unsigned long flags;
1615
1616 bank = container_of(chip, struct gpio_bank, chip);
1617 spin_lock_irqsave(&bank->lock, flags);
1618 _set_gpio_dataout(bank, offset, value);
1619 spin_unlock_irqrestore(&bank->lock, flags);
1620}
1621
David Brownella007b702008-12-10 17:35:25 -08001622static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
1623{
1624 struct gpio_bank *bank;
1625
1626 bank = container_of(chip, struct gpio_bank, chip);
1627 return bank->virtual_irq_start + offset;
1628}
1629
David Brownell52e31342008-03-03 12:43:23 -08001630/*---------------------------------------------------------------------*/
1631
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001632static int initialized;
Tony Lindgren56213ca2010-02-12 12:26:46 -08001633#if defined(CONFIG_ARCH_OMAP1) || defined(CONFIG_ARCH_OMAP2)
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001634static struct clk * gpio_ick;
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001635#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001636
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001637#if defined(CONFIG_ARCH_OMAP2)
1638static struct clk * gpio_fck;
1639#endif
1640
1641#if defined(CONFIG_ARCH_OMAP2430)
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001642static struct clk * gpio5_ick;
1643static struct clk * gpio5_fck;
1644#endif
1645
Santosh Shilimkar44169072009-05-28 14:16:04 -07001646#if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001647static struct clk *gpio_iclks[OMAP34XX_NR_GPIOS];
1648#endif
1649
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001650static void __init omap_gpio_show_rev(void)
1651{
1652 u32 rev;
1653
1654 if (cpu_is_omap16xx())
1655 rev = __raw_readw(gpio_bank[1].base + OMAP1610_GPIO_REVISION);
1656 else if (cpu_is_omap24xx() || cpu_is_omap34xx())
1657 rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
1658 else if (cpu_is_omap44xx())
1659 rev = __raw_readl(gpio_bank[0].base + OMAP4_GPIO_REVISION);
1660 else
1661 return;
1662
1663 printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
1664 (rev >> 4) & 0x0f, rev & 0x0f);
1665}
1666
David Brownell8ba55c52008-02-26 11:10:50 -08001667/* This lock class tells lockdep that GPIO irqs are in a different
1668 * category than their parents, so it won't report false recursion.
1669 */
1670static struct lock_class_key gpio_lock_class;
1671
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001672static int __init _omap_gpio_init(void)
1673{
1674 int i;
David Brownell52e31342008-03-03 12:43:23 -08001675 int gpio = 0;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001676 struct gpio_bank *bank;
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001677 int bank_size = SZ_8K; /* Module 4KB + L4 4KB except on omap1 */
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001678 char clk_name[11];
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001679
1680 initialized = 1;
1681
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001682#if defined(CONFIG_ARCH_OMAP1)
Tony Lindgren6e60e792006-04-02 17:46:23 +01001683 if (cpu_is_omap15xx()) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001684 gpio_ick = clk_get(NULL, "arm_gpio_ck");
1685 if (IS_ERR(gpio_ick))
Tony Lindgren92105bb2005-09-07 17:20:26 +01001686 printk("Could not get arm_gpio_ck\n");
1687 else
Tony Lindgren30ff7202006-01-17 15:33:51 -08001688 clk_enable(gpio_ick);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001689 }
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001690#endif
1691#if defined(CONFIG_ARCH_OMAP2)
1692 if (cpu_class_is_omap2()) {
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001693 gpio_ick = clk_get(NULL, "gpios_ick");
1694 if (IS_ERR(gpio_ick))
1695 printk("Could not get gpios_ick\n");
1696 else
Tony Lindgren30ff7202006-01-17 15:33:51 -08001697 clk_enable(gpio_ick);
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001698 gpio_fck = clk_get(NULL, "gpios_fck");
Komal Shah1630b522006-09-25 12:51:08 +03001699 if (IS_ERR(gpio_fck))
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001700 printk("Could not get gpios_fck\n");
1701 else
Tony Lindgren30ff7202006-01-17 15:33:51 -08001702 clk_enable(gpio_fck);
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001703
1704 /*
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001705 * On 2430 & 3430 GPIO 5 uses CORE L4 ICLK
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001706 */
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001707#if defined(CONFIG_ARCH_OMAP2430)
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001708 if (cpu_is_omap2430()) {
1709 gpio5_ick = clk_get(NULL, "gpio5_ick");
1710 if (IS_ERR(gpio5_ick))
1711 printk("Could not get gpio5_ick\n");
1712 else
1713 clk_enable(gpio5_ick);
1714 gpio5_fck = clk_get(NULL, "gpio5_fck");
1715 if (IS_ERR(gpio5_fck))
1716 printk("Could not get gpio5_fck\n");
1717 else
1718 clk_enable(gpio5_fck);
1719 }
1720#endif
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001721 }
1722#endif
1723
Santosh Shilimkar44169072009-05-28 14:16:04 -07001724#if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
1725 if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001726 for (i = 0; i < OMAP34XX_NR_GPIOS; i++) {
1727 sprintf(clk_name, "gpio%d_ick", i + 1);
1728 gpio_iclks[i] = clk_get(NULL, clk_name);
1729 if (IS_ERR(gpio_iclks[i]))
1730 printk(KERN_ERR "Could not get %s\n", clk_name);
1731 else
1732 clk_enable(gpio_iclks[i]);
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001733 }
1734 }
1735#endif
1736
Tony Lindgren92105bb2005-09-07 17:20:26 +01001737
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00001738#ifdef CONFIG_ARCH_OMAP15XX
Tony Lindgren6e60e792006-04-02 17:46:23 +01001739 if (cpu_is_omap15xx()) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001740 gpio_bank_count = 2;
1741 gpio_bank = gpio_bank_1510;
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001742 bank_size = SZ_2K;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001743 }
1744#endif
1745#if defined(CONFIG_ARCH_OMAP16XX)
1746 if (cpu_is_omap16xx()) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001747 gpio_bank_count = 5;
1748 gpio_bank = gpio_bank_1610;
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001749 bank_size = SZ_2K;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001750 }
1751#endif
Alistair Buxtonb718aa82009-09-23 18:56:19 +01001752#if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
1753 if (cpu_is_omap7xx()) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001754 gpio_bank_count = 7;
Alistair Buxton7c006922009-09-22 10:02:58 +01001755 gpio_bank = gpio_bank_7xx;
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001756 bank_size = SZ_2K;
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001757 }
1758#endif
Tony Lindgren088ef952010-02-12 12:26:47 -08001759#ifdef CONFIG_ARCH_OMAP2
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001760 if (cpu_is_omap242x()) {
Tony Lindgren92105bb2005-09-07 17:20:26 +01001761 gpio_bank_count = 4;
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001762 gpio_bank = gpio_bank_242x;
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001763 }
1764 if (cpu_is_omap243x()) {
Syed Mohammed Khasim56a25642006-12-06 17:14:08 -08001765 gpio_bank_count = 5;
1766 gpio_bank = gpio_bank_243x;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001767 }
1768#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -08001769#ifdef CONFIG_ARCH_OMAP3
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001770 if (cpu_is_omap34xx()) {
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001771 gpio_bank_count = OMAP34XX_NR_GPIOS;
1772 gpio_bank = gpio_bank_34xx;
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001773 }
1774#endif
Santosh Shilimkar44169072009-05-28 14:16:04 -07001775#ifdef CONFIG_ARCH_OMAP4
1776 if (cpu_is_omap44xx()) {
Santosh Shilimkar44169072009-05-28 14:16:04 -07001777 gpio_bank_count = OMAP34XX_NR_GPIOS;
1778 gpio_bank = gpio_bank_44xx;
Santosh Shilimkar44169072009-05-28 14:16:04 -07001779 }
1780#endif
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001781 for (i = 0; i < gpio_bank_count; i++) {
1782 int j, gpio_count = 16;
1783
1784 bank = &gpio_bank[i];
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001785 spin_lock_init(&bank->lock);
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001786
1787 /* Static mapping, never released */
1788 bank->base = ioremap(bank->pbase, bank_size);
1789 if (!bank->base) {
1790 printk(KERN_ERR "Could not ioremap gpio bank%i\n", i);
1791 continue;
1792 }
1793
David Brownelle5c56ed2006-12-06 17:13:59 -08001794 if (bank_is_mpuio(bank))
Russell King7c7095a2008-09-05 15:49:14 +01001795 __raw_writew(0xffff, bank->base + OMAP_MPUIO_GPIO_MASKIT);
Tony Lindgrend11ac972008-01-12 15:35:04 -08001796 if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001797 __raw_writew(0xffff, bank->base + OMAP1510_GPIO_INT_MASK);
1798 __raw_writew(0x0000, bank->base + OMAP1510_GPIO_INT_STATUS);
1799 }
Tony Lindgrend11ac972008-01-12 15:35:04 -08001800 if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001801 __raw_writew(0x0000, bank->base + OMAP1610_GPIO_IRQENABLE1);
1802 __raw_writew(0xffff, bank->base + OMAP1610_GPIO_IRQSTATUS1);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001803 __raw_writew(0x0014, bank->base + OMAP1610_GPIO_SYSCONFIG);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001804 }
Alistair Buxton7c006922009-09-22 10:02:58 +01001805 if (cpu_is_omap7xx() && bank->method == METHOD_GPIO_7XX) {
1806 __raw_writel(0xffffffff, bank->base + OMAP7XX_GPIO_INT_MASK);
1807 __raw_writel(0x00000000, bank->base + OMAP7XX_GPIO_INT_STATUS);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001808
Alistair Buxton7c006922009-09-22 10:02:58 +01001809 gpio_count = 32; /* 7xx has 32-bit GPIOs */
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001810 }
Tony Lindgrend11ac972008-01-12 15:35:04 -08001811
Tony Lindgren140455f2010-02-12 12:26:48 -08001812#ifdef CONFIG_ARCH_OMAP2PLUS
Tony Lindgren3f1686a92010-02-15 09:27:25 -08001813 if ((bank->method == METHOD_GPIO_24XX) ||
1814 (bank->method == METHOD_GPIO_44XX)) {
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001815 static const u32 non_wakeup_gpios[] = {
1816 0xe203ffc0, 0x08700040
1817 };
Juha Yrjola14f1c3b2006-12-06 17:13:48 -08001818
Tony Lindgren3f1686a92010-02-15 09:27:25 -08001819 if (cpu_is_omap44xx()) {
1820 __raw_writel(0xffffffff, bank->base +
1821 OMAP4_GPIO_IRQSTATUSCLR0);
1822 __raw_writew(0x0015, bank->base +
1823 OMAP4_GPIO_SYSCONFIG);
1824 __raw_writel(0x00000000, bank->base +
1825 OMAP4_GPIO_DEBOUNCENABLE);
1826 /*
1827 * Initialize interface clock ungated,
1828 * module enabled
1829 */
1830 __raw_writel(0, bank->base + OMAP4_GPIO_CTRL);
1831 } else {
1832 __raw_writel(0x00000000, bank->base +
1833 OMAP24XX_GPIO_IRQENABLE1);
1834 __raw_writel(0xffffffff, bank->base +
1835 OMAP24XX_GPIO_IRQSTATUS1);
1836 __raw_writew(0x0015, bank->base +
1837 OMAP24XX_GPIO_SYSCONFIG);
1838 __raw_writel(0x00000000, bank->base +
1839 OMAP24XX_GPIO_DEBOUNCE_EN);
1840
1841 /*
1842 * Initialize interface clock ungated,
1843 * module enabled
1844 */
1845 __raw_writel(0, bank->base +
1846 OMAP24XX_GPIO_CTRL);
1847 }
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08001848 if (i < ARRAY_SIZE(non_wakeup_gpios))
1849 bank->non_wakeup_gpios = non_wakeup_gpios[i];
Tony Lindgren92105bb2005-09-07 17:20:26 +01001850 gpio_count = 32;
1851 }
1852#endif
Charulatha V058af1e2009-11-22 10:11:25 -08001853
1854 bank->mod_usage = 0;
David Brownell52e31342008-03-03 12:43:23 -08001855 /* REVISIT eventually switch from OMAP-specific gpio structs
1856 * over to the generic ones
1857 */
Jarkko Nikula3ff164e2008-12-10 17:35:27 -08001858 bank->chip.request = omap_gpio_request;
1859 bank->chip.free = omap_gpio_free;
David Brownell52e31342008-03-03 12:43:23 -08001860 bank->chip.direction_input = gpio_input;
1861 bank->chip.get = gpio_get;
1862 bank->chip.direction_output = gpio_output;
1863 bank->chip.set = gpio_set;
David Brownella007b702008-12-10 17:35:25 -08001864 bank->chip.to_irq = gpio_2irq;
David Brownell52e31342008-03-03 12:43:23 -08001865 if (bank_is_mpuio(bank)) {
1866 bank->chip.label = "mpuio";
Russell King69114a42008-09-03 10:15:26 +01001867#ifdef CONFIG_ARCH_OMAP16XX
David Brownelld8f388d82008-07-25 01:46:07 -07001868 bank->chip.dev = &omap_mpuio_device.dev;
1869#endif
David Brownell52e31342008-03-03 12:43:23 -08001870 bank->chip.base = OMAP_MPUIO(0);
1871 } else {
1872 bank->chip.label = "gpio";
1873 bank->chip.base = gpio;
1874 gpio += gpio_count;
1875 }
1876 bank->chip.ngpio = gpio_count;
1877
1878 gpiochip_add(&bank->chip);
1879
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001880 for (j = bank->virtual_irq_start;
1881 j < bank->virtual_irq_start + gpio_count; j++) {
David Brownell8ba55c52008-02-26 11:10:50 -08001882 lockdep_set_class(&irq_desc[j].lock, &gpio_lock_class);
David Brownell58781012006-12-06 17:14:10 -08001883 set_irq_chip_data(j, bank);
David Brownelle5c56ed2006-12-06 17:13:59 -08001884 if (bank_is_mpuio(bank))
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001885 set_irq_chip(j, &mpuio_irq_chip);
1886 else
1887 set_irq_chip(j, &gpio_irq_chip);
Russell King10dd5ce2006-11-23 11:41:32 +00001888 set_irq_handler(j, handle_simple_irq);
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001889 set_irq_flags(j, IRQF_VALID);
1890 }
1891 set_irq_chained_handler(bank->irq, gpio_irq_handler);
1892 set_irq_data(bank->irq, bank);
Jouni Hogander89db9482008-12-10 17:35:24 -08001893
Santosh Shilimkar44169072009-05-28 14:16:04 -07001894 if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
Jouni Hogander89db9482008-12-10 17:35:24 -08001895 sprintf(clk_name, "gpio%d_dbck", i + 1);
1896 bank->dbck = clk_get(NULL, clk_name);
1897 if (IS_ERR(bank->dbck))
1898 printk(KERN_ERR "Could not get %s\n", clk_name);
1899 }
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001900 }
1901
1902 /* Enable system clock for GPIO module.
1903 * The CAM_CLK_CTRL *is* really the right place. */
Tony Lindgren92105bb2005-09-07 17:20:26 +01001904 if (cpu_is_omap16xx())
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001905 omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04, ULPD_CAM_CLK_CTRL);
1906
Juha Yrjola14f1c3b2006-12-06 17:13:48 -08001907 /* Enable autoidle for the OCP interface */
1908 if (cpu_is_omap24xx())
1909 omap_writel(1 << 0, 0x48019010);
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001910 if (cpu_is_omap34xx())
1911 omap_writel(1 << 0, 0x48306814);
Tony Lindgrend11ac972008-01-12 15:35:04 -08001912
Tony Lindgren9f7065d2009-10-19 15:25:20 -07001913 omap_gpio_show_rev();
1914
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01001915 return 0;
1916}
1917
Tony Lindgren140455f2010-02-12 12:26:48 -08001918#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001919static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
1920{
1921 int i;
1922
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08001923 if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
Tony Lindgren92105bb2005-09-07 17:20:26 +01001924 return 0;
1925
1926 for (i = 0; i < gpio_bank_count; i++) {
1927 struct gpio_bank *bank = &gpio_bank[i];
1928 void __iomem *wake_status;
1929 void __iomem *wake_clear;
1930 void __iomem *wake_set;
David Brownella6472532008-03-03 04:33:30 -08001931 unsigned long flags;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001932
1933 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -08001934#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren92105bb2005-09-07 17:20:26 +01001935 case METHOD_GPIO_1610:
1936 wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
1937 wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
1938 wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
1939 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001940#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -08001941#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001942 case METHOD_GPIO_24XX:
Tero Kristo723fdb72008-11-26 14:35:16 -08001943 wake_status = bank->base + OMAP24XX_GPIO_WAKE_EN;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001944 wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
1945 wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
1946 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001947#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301948#ifdef CONFIG_ARCH_OMAP4
Tony Lindgren3f1686a92010-02-15 09:27:25 -08001949 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301950 wake_status = bank->base + OMAP4_GPIO_IRQWAKEN0;
1951 wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
1952 wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
1953 break;
1954#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +01001955 default:
1956 continue;
1957 }
1958
David Brownella6472532008-03-03 04:33:30 -08001959 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001960 bank->saved_wakeup = __raw_readl(wake_status);
1961 __raw_writel(0xffffffff, wake_clear);
1962 __raw_writel(bank->suspend_wakeup, wake_set);
David Brownella6472532008-03-03 04:33:30 -08001963 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01001964 }
1965
1966 return 0;
1967}
1968
1969static int omap_gpio_resume(struct sys_device *dev)
1970{
1971 int i;
1972
Tero Kristo723fdb72008-11-26 14:35:16 -08001973 if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
Tony Lindgren92105bb2005-09-07 17:20:26 +01001974 return 0;
1975
1976 for (i = 0; i < gpio_bank_count; i++) {
1977 struct gpio_bank *bank = &gpio_bank[i];
1978 void __iomem *wake_clear;
1979 void __iomem *wake_set;
David Brownella6472532008-03-03 04:33:30 -08001980 unsigned long flags;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001981
1982 switch (bank->method) {
David Brownelle5c56ed2006-12-06 17:13:59 -08001983#ifdef CONFIG_ARCH_OMAP16XX
Tony Lindgren92105bb2005-09-07 17:20:26 +01001984 case METHOD_GPIO_1610:
1985 wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
1986 wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
1987 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001988#endif
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -08001989#if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
Tony Lindgren92105bb2005-09-07 17:20:26 +01001990 case METHOD_GPIO_24XX:
Tony Lindgren0d9356c2006-09-25 12:41:45 +03001991 wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
1992 wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
Tony Lindgren92105bb2005-09-07 17:20:26 +01001993 break;
David Brownelle5c56ed2006-12-06 17:13:59 -08001994#endif
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301995#ifdef CONFIG_ARCH_OMAP4
Tony Lindgren3f1686a92010-02-15 09:27:25 -08001996 case METHOD_GPIO_44XX:
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05301997 wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
1998 wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
1999 break;
2000#endif
Tony Lindgren92105bb2005-09-07 17:20:26 +01002001 default:
2002 continue;
2003 }
2004
David Brownella6472532008-03-03 04:33:30 -08002005 spin_lock_irqsave(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01002006 __raw_writel(0xffffffff, wake_clear);
2007 __raw_writel(bank->saved_wakeup, wake_set);
David Brownella6472532008-03-03 04:33:30 -08002008 spin_unlock_irqrestore(&bank->lock, flags);
Tony Lindgren92105bb2005-09-07 17:20:26 +01002009 }
2010
2011 return 0;
2012}
2013
2014static struct sysdev_class omap_gpio_sysclass = {
Kay Sieversaf5ca3f42007-12-20 02:09:39 +01002015 .name = "gpio",
Tony Lindgren92105bb2005-09-07 17:20:26 +01002016 .suspend = omap_gpio_suspend,
2017 .resume = omap_gpio_resume,
2018};
2019
2020static struct sys_device omap_gpio_device = {
2021 .id = 0,
2022 .cls = &omap_gpio_sysclass,
2023};
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002024
2025#endif
2026
Tony Lindgren140455f2010-02-12 12:26:48 -08002027#ifdef CONFIG_ARCH_OMAP2PLUS
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002028
2029static int workaround_enabled;
2030
2031void omap2_gpio_prepare_for_retention(void)
2032{
2033 int i, c = 0;
2034
2035 /* Remove triggering for all non-wakeup GPIOs. Otherwise spurious
2036 * IRQs will be generated. See OMAP2420 Errata item 1.101. */
2037 for (i = 0; i < gpio_bank_count; i++) {
2038 struct gpio_bank *bank = &gpio_bank[i];
2039 u32 l1, l2;
2040
2041 if (!(bank->enabled_non_wakeup_gpios))
2042 continue;
Tony Lindgren3f1686a92010-02-15 09:27:25 -08002043
2044 if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
2045 bank->saved_datain = __raw_readl(bank->base +
2046 OMAP24XX_GPIO_DATAIN);
2047 l1 = __raw_readl(bank->base +
2048 OMAP24XX_GPIO_FALLINGDETECT);
2049 l2 = __raw_readl(bank->base +
2050 OMAP24XX_GPIO_RISINGDETECT);
2051 }
2052
2053 if (cpu_is_omap44xx()) {
2054 bank->saved_datain = __raw_readl(bank->base +
2055 OMAP4_GPIO_DATAIN);
2056 l1 = __raw_readl(bank->base +
2057 OMAP4_GPIO_FALLINGDETECT);
2058 l2 = __raw_readl(bank->base +
2059 OMAP4_GPIO_RISINGDETECT);
2060 }
2061
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002062 bank->saved_fallingdetect = l1;
2063 bank->saved_risingdetect = l2;
2064 l1 &= ~bank->enabled_non_wakeup_gpios;
2065 l2 &= ~bank->enabled_non_wakeup_gpios;
Tony Lindgren3f1686a92010-02-15 09:27:25 -08002066
2067 if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
2068 __raw_writel(l1, bank->base +
2069 OMAP24XX_GPIO_FALLINGDETECT);
2070 __raw_writel(l2, bank->base +
2071 OMAP24XX_GPIO_RISINGDETECT);
2072 }
2073
2074 if (cpu_is_omap44xx()) {
2075 __raw_writel(l1, bank->base + OMAP4_GPIO_FALLINGDETECT);
2076 __raw_writel(l2, bank->base + OMAP4_GPIO_RISINGDETECT);
2077 }
2078
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002079 c++;
2080 }
2081 if (!c) {
2082 workaround_enabled = 0;
2083 return;
2084 }
2085 workaround_enabled = 1;
2086}
2087
2088void omap2_gpio_resume_after_retention(void)
2089{
2090 int i;
2091
2092 if (!workaround_enabled)
2093 return;
2094 for (i = 0; i < gpio_bank_count; i++) {
2095 struct gpio_bank *bank = &gpio_bank[i];
Eero Nurkkala82dbb9d2009-08-28 10:51:36 -07002096 u32 l, gen, gen0, gen1;
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002097
2098 if (!(bank->enabled_non_wakeup_gpios))
2099 continue;
Tony Lindgren3f1686a92010-02-15 09:27:25 -08002100
2101 if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
2102 __raw_writel(bank->saved_fallingdetect,
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002103 bank->base + OMAP24XX_GPIO_FALLINGDETECT);
Tony Lindgren3f1686a92010-02-15 09:27:25 -08002104 __raw_writel(bank->saved_risingdetect,
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002105 bank->base + OMAP24XX_GPIO_RISINGDETECT);
Tony Lindgren3f1686a92010-02-15 09:27:25 -08002106 l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
2107 }
2108
2109 if (cpu_is_omap44xx()) {
2110 __raw_writel(bank->saved_fallingdetect,
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05302111 bank->base + OMAP4_GPIO_FALLINGDETECT);
Tony Lindgren3f1686a92010-02-15 09:27:25 -08002112 __raw_writel(bank->saved_risingdetect,
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05302113 bank->base + OMAP4_GPIO_RISINGDETECT);
Tony Lindgren3f1686a92010-02-15 09:27:25 -08002114 l = __raw_readl(bank->base + OMAP4_GPIO_DATAIN);
2115 }
2116
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002117 /* Check if any of the non-wakeup interrupt GPIOs have changed
2118 * state. If so, generate an IRQ by software. This is
2119 * horribly racy, but it's the best we can do to work around
2120 * this silicon bug. */
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002121 l ^= bank->saved_datain;
2122 l &= bank->non_wakeup_gpios;
Eero Nurkkala82dbb9d2009-08-28 10:51:36 -07002123
2124 /*
2125 * No need to generate IRQs for the rising edge for gpio IRQs
2126 * configured with falling edge only; and vice versa.
2127 */
2128 gen0 = l & bank->saved_fallingdetect;
2129 gen0 &= bank->saved_datain;
2130
2131 gen1 = l & bank->saved_risingdetect;
2132 gen1 &= ~(bank->saved_datain);
2133
2134 /* FIXME: Consider GPIO IRQs with level detections properly! */
2135 gen = l & (~(bank->saved_fallingdetect) &
2136 ~(bank->saved_risingdetect));
2137 /* Consider all GPIO IRQs needed to be updated */
2138 gen |= gen0 | gen1;
2139
2140 if (gen) {
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002141 u32 old0, old1;
Tony Lindgren3f1686a92010-02-15 09:27:25 -08002142
Sergio Aguirref00d6492010-03-03 16:21:08 +00002143 if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
Tony Lindgren3f1686a92010-02-15 09:27:25 -08002144 old0 = __raw_readl(bank->base +
2145 OMAP24XX_GPIO_LEVELDETECT0);
2146 old1 = __raw_readl(bank->base +
2147 OMAP24XX_GPIO_LEVELDETECT1);
Sergio Aguirref00d6492010-03-03 16:21:08 +00002148 __raw_writel(old0 | gen, bank->base +
Eero Nurkkala82dbb9d2009-08-28 10:51:36 -07002149 OMAP24XX_GPIO_LEVELDETECT0);
Sergio Aguirref00d6492010-03-03 16:21:08 +00002150 __raw_writel(old1 | gen, bank->base +
Eero Nurkkala82dbb9d2009-08-28 10:51:36 -07002151 OMAP24XX_GPIO_LEVELDETECT1);
Sergio Aguirref00d6492010-03-03 16:21:08 +00002152 __raw_writel(old0, bank->base +
Tony Lindgren3f1686a92010-02-15 09:27:25 -08002153 OMAP24XX_GPIO_LEVELDETECT0);
Sergio Aguirref00d6492010-03-03 16:21:08 +00002154 __raw_writel(old1, bank->base +
Tony Lindgren3f1686a92010-02-15 09:27:25 -08002155 OMAP24XX_GPIO_LEVELDETECT1);
2156 }
2157
2158 if (cpu_is_omap44xx()) {
2159 old0 = __raw_readl(bank->base +
2160 OMAP4_GPIO_LEVELDETECT0);
2161 old1 = __raw_readl(bank->base +
Syed Rafiuddin78a1a6d2009-07-28 18:57:30 +05302162 OMAP4_GPIO_LEVELDETECT1);
Tony Lindgren3f1686a92010-02-15 09:27:25 -08002163 __raw_writel(old0 | l, bank->base +
2164 OMAP4_GPIO_LEVELDETECT0);
2165 __raw_writel(old1 | l, bank->base +
2166 OMAP4_GPIO_LEVELDETECT1);
2167 __raw_writel(old0, bank->base +
2168 OMAP4_GPIO_LEVELDETECT0);
2169 __raw_writel(old1, bank->base +
2170 OMAP4_GPIO_LEVELDETECT1);
2171 }
Juha Yrjola3ac4fa92006-12-06 17:13:52 -08002172 }
2173 }
2174
2175}
2176
Tony Lindgren92105bb2005-09-07 17:20:26 +01002177#endif
2178
Tony Lindgrena8eb7ca2010-02-12 12:26:48 -08002179#ifdef CONFIG_ARCH_OMAP3
Rajendra Nayak40c670f2008-09-26 17:47:48 +05302180/* save the registers of bank 2-6 */
2181void omap_gpio_save_context(void)
2182{
2183 int i;
2184
2185 /* saving banks from 2-6 only since GPIO1 is in WKUP */
2186 for (i = 1; i < gpio_bank_count; i++) {
2187 struct gpio_bank *bank = &gpio_bank[i];
2188 gpio_context[i].sysconfig =
2189 __raw_readl(bank->base + OMAP24XX_GPIO_SYSCONFIG);
2190 gpio_context[i].irqenable1 =
2191 __raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE1);
2192 gpio_context[i].irqenable2 =
2193 __raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE2);
2194 gpio_context[i].wake_en =
2195 __raw_readl(bank->base + OMAP24XX_GPIO_WAKE_EN);
2196 gpio_context[i].ctrl =
2197 __raw_readl(bank->base + OMAP24XX_GPIO_CTRL);
2198 gpio_context[i].oe =
2199 __raw_readl(bank->base + OMAP24XX_GPIO_OE);
2200 gpio_context[i].leveldetect0 =
2201 __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
2202 gpio_context[i].leveldetect1 =
2203 __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
2204 gpio_context[i].risingdetect =
2205 __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
2206 gpio_context[i].fallingdetect =
2207 __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
2208 gpio_context[i].dataout =
2209 __raw_readl(bank->base + OMAP24XX_GPIO_DATAOUT);
2210 gpio_context[i].setwkuena =
2211 __raw_readl(bank->base + OMAP24XX_GPIO_SETWKUENA);
2212 gpio_context[i].setdataout =
2213 __raw_readl(bank->base + OMAP24XX_GPIO_SETDATAOUT);
2214 }
2215}
2216
2217/* restore the required registers of bank 2-6 */
2218void omap_gpio_restore_context(void)
2219{
2220 int i;
2221
2222 for (i = 1; i < gpio_bank_count; i++) {
2223 struct gpio_bank *bank = &gpio_bank[i];
2224 __raw_writel(gpio_context[i].sysconfig,
2225 bank->base + OMAP24XX_GPIO_SYSCONFIG);
2226 __raw_writel(gpio_context[i].irqenable1,
2227 bank->base + OMAP24XX_GPIO_IRQENABLE1);
2228 __raw_writel(gpio_context[i].irqenable2,
2229 bank->base + OMAP24XX_GPIO_IRQENABLE2);
2230 __raw_writel(gpio_context[i].wake_en,
2231 bank->base + OMAP24XX_GPIO_WAKE_EN);
2232 __raw_writel(gpio_context[i].ctrl,
2233 bank->base + OMAP24XX_GPIO_CTRL);
2234 __raw_writel(gpio_context[i].oe,
2235 bank->base + OMAP24XX_GPIO_OE);
2236 __raw_writel(gpio_context[i].leveldetect0,
2237 bank->base + OMAP24XX_GPIO_LEVELDETECT0);
2238 __raw_writel(gpio_context[i].leveldetect1,
2239 bank->base + OMAP24XX_GPIO_LEVELDETECT1);
2240 __raw_writel(gpio_context[i].risingdetect,
2241 bank->base + OMAP24XX_GPIO_RISINGDETECT);
2242 __raw_writel(gpio_context[i].fallingdetect,
2243 bank->base + OMAP24XX_GPIO_FALLINGDETECT);
2244 __raw_writel(gpio_context[i].dataout,
2245 bank->base + OMAP24XX_GPIO_DATAOUT);
2246 __raw_writel(gpio_context[i].setwkuena,
2247 bank->base + OMAP24XX_GPIO_SETWKUENA);
2248 __raw_writel(gpio_context[i].setdataout,
2249 bank->base + OMAP24XX_GPIO_SETDATAOUT);
2250 }
2251}
2252#endif
2253
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002254/*
2255 * This may get called early from board specific init
Tony Lindgren1a8bfa12005-11-10 14:26:50 +00002256 * for boards that have interrupts routed via FPGA.
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002257 */
David Brownell277d58e2006-12-06 17:13:59 -08002258int __init omap_gpio_init(void)
Tony Lindgren5e1c5ff2005-07-10 19:58:15 +01002259{
2260 if (!initialized)
2261 return _omap_gpio_init();
2262 else
2263 return 0;
2264}
2265
Tony Lindgren92105bb2005-09-07 17:20:26 +01002266static int __init omap_gpio_sysinit(void)
2267{
2268 int ret = 0;
2269
2270 if (!initialized)
2271 ret = _omap_gpio_init();
2272
David Brownell11a78b72006-12-06 17:14:11 -08002273 mpuio_init();
2274
Tony Lindgren140455f2010-02-12 12:26:48 -08002275#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
Syed Mohammed, Khasim5492fb12007-11-29 16:15:11 -08002276 if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
Tony Lindgren92105bb2005-09-07 17:20:26 +01002277 if (ret == 0) {
2278 ret = sysdev_class_register(&omap_gpio_sysclass);
2279 if (ret == 0)
2280 ret = sysdev_register(&omap_gpio_device);
2281 }
2282 }
2283#endif
2284
2285 return ret;
2286}
2287
Tony Lindgren92105bb2005-09-07 17:20:26 +01002288arch_initcall(omap_gpio_sysinit);
David Brownellb9772a22006-12-06 17:13:53 -08002289
2290
2291#ifdef CONFIG_DEBUG_FS
2292
2293#include <linux/debugfs.h>
2294#include <linux/seq_file.h>
2295
David Brownellb9772a22006-12-06 17:13:53 -08002296static int dbg_gpio_show(struct seq_file *s, void *unused)
2297{
2298 unsigned i, j, gpio;
2299
2300 for (i = 0, gpio = 0; i < gpio_bank_count; i++) {
2301 struct gpio_bank *bank = gpio_bank + i;
2302 unsigned bankwidth = 16;
2303 u32 mask = 1;
2304
David Brownelle5c56ed2006-12-06 17:13:59 -08002305 if (bank_is_mpuio(bank))
David Brownellb9772a22006-12-06 17:13:53 -08002306 gpio = OMAP_MPUIO(0);
Alistair Buxtonb718aa82009-09-23 18:56:19 +01002307 else if (cpu_class_is_omap2() || cpu_is_omap7xx())
David Brownellb9772a22006-12-06 17:13:53 -08002308 bankwidth = 32;
2309
2310 for (j = 0; j < bankwidth; j++, gpio++, mask <<= 1) {
2311 unsigned irq, value, is_in, irqstat;
David Brownell52e31342008-03-03 12:43:23 -08002312 const char *label;
David Brownellb9772a22006-12-06 17:13:53 -08002313
David Brownell52e31342008-03-03 12:43:23 -08002314 label = gpiochip_is_requested(&bank->chip, j);
2315 if (!label)
David Brownellb9772a22006-12-06 17:13:53 -08002316 continue;
2317
2318 irq = bank->virtual_irq_start + j;
David Brownell0b84b5c2008-12-10 17:35:25 -08002319 value = gpio_get_value(gpio);
David Brownellb9772a22006-12-06 17:13:53 -08002320 is_in = gpio_is_input(bank, mask);
2321
David Brownelle5c56ed2006-12-06 17:13:59 -08002322 if (bank_is_mpuio(bank))
David Brownell52e31342008-03-03 12:43:23 -08002323 seq_printf(s, "MPUIO %2d ", j);
David Brownellb9772a22006-12-06 17:13:53 -08002324 else
David Brownell52e31342008-03-03 12:43:23 -08002325 seq_printf(s, "GPIO %3d ", gpio);
Jarkko Nikula21c867f2008-12-10 17:35:24 -08002326 seq_printf(s, "(%-20.20s): %s %s",
David Brownell52e31342008-03-03 12:43:23 -08002327 label,
David Brownellb9772a22006-12-06 17:13:53 -08002328 is_in ? "in " : "out",
2329 value ? "hi" : "lo");
2330
David Brownell52e31342008-03-03 12:43:23 -08002331/* FIXME for at least omap2, show pullup/pulldown state */
2332
David Brownellb9772a22006-12-06 17:13:53 -08002333 irqstat = irq_desc[irq].status;
Tony Lindgren140455f2010-02-12 12:26:48 -08002334#if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
David Brownellb9772a22006-12-06 17:13:53 -08002335 if (is_in && ((bank->suspend_wakeup & mask)
2336 || irqstat & IRQ_TYPE_SENSE_MASK)) {
2337 char *trigger = NULL;
2338
2339 switch (irqstat & IRQ_TYPE_SENSE_MASK) {
2340 case IRQ_TYPE_EDGE_FALLING:
2341 trigger = "falling";
2342 break;
2343 case IRQ_TYPE_EDGE_RISING:
2344 trigger = "rising";
2345 break;
2346 case IRQ_TYPE_EDGE_BOTH:
2347 trigger = "bothedge";
2348 break;
2349 case IRQ_TYPE_LEVEL_LOW:
2350 trigger = "low";
2351 break;
2352 case IRQ_TYPE_LEVEL_HIGH:
2353 trigger = "high";
2354 break;
2355 case IRQ_TYPE_NONE:
David Brownell52e31342008-03-03 12:43:23 -08002356 trigger = "(?)";
David Brownellb9772a22006-12-06 17:13:53 -08002357 break;
2358 }
David Brownell52e31342008-03-03 12:43:23 -08002359 seq_printf(s, ", irq-%d %-8s%s",
David Brownellb9772a22006-12-06 17:13:53 -08002360 irq, trigger,
2361 (bank->suspend_wakeup & mask)
2362 ? " wakeup" : "");
2363 }
Tony Lindgren3a26e332009-01-15 13:09:53 +02002364#endif
David Brownellb9772a22006-12-06 17:13:53 -08002365 seq_printf(s, "\n");
2366 }
2367
David Brownelle5c56ed2006-12-06 17:13:59 -08002368 if (bank_is_mpuio(bank)) {
David Brownellb9772a22006-12-06 17:13:53 -08002369 seq_printf(s, "\n");
2370 gpio = 0;
2371 }
2372 }
2373 return 0;
2374}
2375
2376static int dbg_gpio_open(struct inode *inode, struct file *file)
2377{
David Brownelle5c56ed2006-12-06 17:13:59 -08002378 return single_open(file, dbg_gpio_show, &inode->i_private);
David Brownellb9772a22006-12-06 17:13:53 -08002379}
2380
2381static const struct file_operations debug_fops = {
2382 .open = dbg_gpio_open,
2383 .read = seq_read,
2384 .llseek = seq_lseek,
2385 .release = single_release,
2386};
2387
2388static int __init omap_gpio_debuginit(void)
2389{
David Brownelle5c56ed2006-12-06 17:13:59 -08002390 (void) debugfs_create_file("omap_gpio", S_IRUGO,
2391 NULL, NULL, &debug_fops);
David Brownellb9772a22006-12-06 17:13:53 -08002392 return 0;
2393}
2394late_initcall(omap_gpio_debuginit);
2395#endif