blob: 18361a38aee71ad4d083b49683593d5f9b4c1281 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * sata_nv.c - NVIDIA nForce SATA
3 *
4 * Copyright 2004 NVIDIA Corp. All rights reserved.
5 * Copyright 2004 Andrew Chew
6 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Jeff Garzikaa7e16d2005-08-29 15:12:56 -04008 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License as published by
10 * the Free Software Foundation; either version 2, or (at your option)
11 * any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; see the file COPYING. If not, write to
20 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
Linus Torvalds1da177e2005-04-16 15:20:36 -070021 *
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040022 *
23 * libata documentation is available via 'make {ps|pdf}docs',
24 * as Documentation/DocBook/libata.*
25 *
26 * No hardware documentation available outside of NVIDIA.
27 * This driver programs the NVIDIA SATA controller in a similar
28 * fashion as with other PCI IDE BMDMA controllers, with a few
29 * NV-specific details such as register offsets, SATA phy location,
30 * hotplug info, etc.
31 *
Robert Hancockfbbb2622006-10-27 19:08:41 -070032 * CK804/MCP04 controllers support an alternate programming interface
33 * similar to the ADMA specification (with some modifications).
34 * This allows the use of NCQ. Non-DMA-mapped ATA commands are still
35 * sent through the legacy interface.
36 *
Linus Torvalds1da177e2005-04-16 15:20:36 -070037 */
38
Linus Torvalds1da177e2005-04-16 15:20:36 -070039#include <linux/kernel.h>
40#include <linux/module.h>
41#include <linux/pci.h>
42#include <linux/init.h>
43#include <linux/blkdev.h>
44#include <linux/delay.h>
45#include <linux/interrupt.h>
Jeff Garzika9524a72005-10-30 14:39:11 -050046#include <linux/device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070047#include <scsi/scsi_host.h>
Robert Hancockfbbb2622006-10-27 19:08:41 -070048#include <scsi/scsi_device.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include <linux/libata.h>
50
51#define DRV_NAME "sata_nv"
Robert Hancockcdf56bc2007-01-03 18:13:57 -060052#define DRV_VERSION "3.3"
Robert Hancockfbbb2622006-10-27 19:08:41 -070053
54#define NV_ADMA_DMA_BOUNDARY 0xffffffffUL
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Jeff Garzik10ad05d2006-03-22 23:50:50 -050056enum {
57 NV_PORTS = 2,
58 NV_PIO_MASK = 0x1f,
59 NV_MWDMA_MASK = 0x07,
60 NV_UDMA_MASK = 0x7f,
61 NV_PORT0_SCR_REG_OFFSET = 0x00,
62 NV_PORT1_SCR_REG_OFFSET = 0x40,
Linus Torvalds1da177e2005-04-16 15:20:36 -070063
Tejun Heo27e4b272006-06-17 15:49:55 +090064 /* INT_STATUS/ENABLE */
Jeff Garzik10ad05d2006-03-22 23:50:50 -050065 NV_INT_STATUS = 0x10,
Jeff Garzik10ad05d2006-03-22 23:50:50 -050066 NV_INT_ENABLE = 0x11,
Tejun Heo27e4b272006-06-17 15:49:55 +090067 NV_INT_STATUS_CK804 = 0x440,
Jeff Garzik10ad05d2006-03-22 23:50:50 -050068 NV_INT_ENABLE_CK804 = 0x441,
Linus Torvalds1da177e2005-04-16 15:20:36 -070069
Tejun Heo27e4b272006-06-17 15:49:55 +090070 /* INT_STATUS/ENABLE bits */
71 NV_INT_DEV = 0x01,
72 NV_INT_PM = 0x02,
73 NV_INT_ADDED = 0x04,
74 NV_INT_REMOVED = 0x08,
75
76 NV_INT_PORT_SHIFT = 4, /* each port occupies 4 bits */
77
Tejun Heo39f87582006-06-17 15:49:56 +090078 NV_INT_ALL = 0x0f,
Tejun Heo5a44eff2006-06-17 15:49:56 +090079 NV_INT_MASK = NV_INT_DEV |
80 NV_INT_ADDED | NV_INT_REMOVED,
Tejun Heo39f87582006-06-17 15:49:56 +090081
Tejun Heo27e4b272006-06-17 15:49:55 +090082 /* INT_CONFIG */
Jeff Garzik10ad05d2006-03-22 23:50:50 -050083 NV_INT_CONFIG = 0x12,
84 NV_INT_CONFIG_METHD = 0x01, // 0 = INT, 1 = SMI
Linus Torvalds1da177e2005-04-16 15:20:36 -070085
Jeff Garzik10ad05d2006-03-22 23:50:50 -050086 // For PCI config register 20
87 NV_MCP_SATA_CFG_20 = 0x50,
88 NV_MCP_SATA_CFG_20_SATA_SPACE_EN = 0x04,
Robert Hancockfbbb2622006-10-27 19:08:41 -070089 NV_MCP_SATA_CFG_20_PORT0_EN = (1 << 17),
90 NV_MCP_SATA_CFG_20_PORT1_EN = (1 << 16),
91 NV_MCP_SATA_CFG_20_PORT0_PWB_EN = (1 << 14),
92 NV_MCP_SATA_CFG_20_PORT1_PWB_EN = (1 << 12),
93
94 NV_ADMA_MAX_CPBS = 32,
95 NV_ADMA_CPB_SZ = 128,
96 NV_ADMA_APRD_SZ = 16,
97 NV_ADMA_SGTBL_LEN = (1024 - NV_ADMA_CPB_SZ) /
98 NV_ADMA_APRD_SZ,
99 NV_ADMA_SGTBL_TOTAL_LEN = NV_ADMA_SGTBL_LEN + 5,
100 NV_ADMA_SGTBL_SZ = NV_ADMA_SGTBL_LEN * NV_ADMA_APRD_SZ,
101 NV_ADMA_PORT_PRIV_DMA_SZ = NV_ADMA_MAX_CPBS *
102 (NV_ADMA_CPB_SZ + NV_ADMA_SGTBL_SZ),
103
104 /* BAR5 offset to ADMA general registers */
105 NV_ADMA_GEN = 0x400,
106 NV_ADMA_GEN_CTL = 0x00,
107 NV_ADMA_NOTIFIER_CLEAR = 0x30,
108
109 /* BAR5 offset to ADMA ports */
110 NV_ADMA_PORT = 0x480,
111
112 /* size of ADMA port register space */
113 NV_ADMA_PORT_SIZE = 0x100,
114
115 /* ADMA port registers */
116 NV_ADMA_CTL = 0x40,
117 NV_ADMA_CPB_COUNT = 0x42,
118 NV_ADMA_NEXT_CPB_IDX = 0x43,
119 NV_ADMA_STAT = 0x44,
120 NV_ADMA_CPB_BASE_LOW = 0x48,
121 NV_ADMA_CPB_BASE_HIGH = 0x4C,
122 NV_ADMA_APPEND = 0x50,
123 NV_ADMA_NOTIFIER = 0x68,
124 NV_ADMA_NOTIFIER_ERROR = 0x6C,
125
126 /* NV_ADMA_CTL register bits */
127 NV_ADMA_CTL_HOTPLUG_IEN = (1 << 0),
128 NV_ADMA_CTL_CHANNEL_RESET = (1 << 5),
129 NV_ADMA_CTL_GO = (1 << 7),
130 NV_ADMA_CTL_AIEN = (1 << 8),
131 NV_ADMA_CTL_READ_NON_COHERENT = (1 << 11),
132 NV_ADMA_CTL_WRITE_NON_COHERENT = (1 << 12),
133
134 /* CPB response flag bits */
135 NV_CPB_RESP_DONE = (1 << 0),
136 NV_CPB_RESP_ATA_ERR = (1 << 3),
137 NV_CPB_RESP_CMD_ERR = (1 << 4),
138 NV_CPB_RESP_CPB_ERR = (1 << 7),
139
140 /* CPB control flag bits */
141 NV_CPB_CTL_CPB_VALID = (1 << 0),
142 NV_CPB_CTL_QUEUE = (1 << 1),
143 NV_CPB_CTL_APRD_VALID = (1 << 2),
144 NV_CPB_CTL_IEN = (1 << 3),
145 NV_CPB_CTL_FPDMA = (1 << 4),
146
147 /* APRD flags */
148 NV_APRD_WRITE = (1 << 1),
149 NV_APRD_END = (1 << 2),
150 NV_APRD_CONT = (1 << 3),
151
152 /* NV_ADMA_STAT flags */
153 NV_ADMA_STAT_TIMEOUT = (1 << 0),
154 NV_ADMA_STAT_HOTUNPLUG = (1 << 1),
155 NV_ADMA_STAT_HOTPLUG = (1 << 2),
156 NV_ADMA_STAT_CPBERR = (1 << 4),
157 NV_ADMA_STAT_SERROR = (1 << 5),
158 NV_ADMA_STAT_CMD_COMPLETE = (1 << 6),
159 NV_ADMA_STAT_IDLE = (1 << 8),
160 NV_ADMA_STAT_LEGACY = (1 << 9),
161 NV_ADMA_STAT_STOPPED = (1 << 10),
162 NV_ADMA_STAT_DONE = (1 << 12),
163 NV_ADMA_STAT_ERR = NV_ADMA_STAT_CPBERR |
164 NV_ADMA_STAT_TIMEOUT,
165
166 /* port flags */
167 NV_ADMA_PORT_REGISTER_MODE = (1 << 0),
Robert Hancock2dec7552006-11-26 14:20:19 -0600168 NV_ADMA_ATAPI_SETUP_COMPLETE = (1 << 1),
Robert Hancockfbbb2622006-10-27 19:08:41 -0700169
Jeff Garzik10ad05d2006-03-22 23:50:50 -0500170};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171
Robert Hancockfbbb2622006-10-27 19:08:41 -0700172/* ADMA Physical Region Descriptor - one SG segment */
173struct nv_adma_prd {
174 __le64 addr;
175 __le32 len;
176 u8 flags;
177 u8 packet_len;
178 __le16 reserved;
179};
180
181enum nv_adma_regbits {
182 CMDEND = (1 << 15), /* end of command list */
183 WNB = (1 << 14), /* wait-not-BSY */
184 IGN = (1 << 13), /* ignore this entry */
185 CS1n = (1 << (4 + 8)), /* std. PATA signals follow... */
186 DA2 = (1 << (2 + 8)),
187 DA1 = (1 << (1 + 8)),
188 DA0 = (1 << (0 + 8)),
189};
190
191/* ADMA Command Parameter Block
192 The first 5 SG segments are stored inside the Command Parameter Block itself.
193 If there are more than 5 segments the remainder are stored in a separate
194 memory area indicated by next_aprd. */
195struct nv_adma_cpb {
196 u8 resp_flags; /* 0 */
197 u8 reserved1; /* 1 */
198 u8 ctl_flags; /* 2 */
199 /* len is length of taskfile in 64 bit words */
200 u8 len; /* 3 */
201 u8 tag; /* 4 */
202 u8 next_cpb_idx; /* 5 */
203 __le16 reserved2; /* 6-7 */
204 __le16 tf[12]; /* 8-31 */
205 struct nv_adma_prd aprd[5]; /* 32-111 */
206 __le64 next_aprd; /* 112-119 */
207 __le64 reserved3; /* 120-127 */
208};
209
210
211struct nv_adma_port_priv {
212 struct nv_adma_cpb *cpb;
213 dma_addr_t cpb_dma;
214 struct nv_adma_prd *aprd;
215 dma_addr_t aprd_dma;
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600216 void __iomem * ctl_block;
217 void __iomem * gen_block;
218 void __iomem * notifier_clear_block;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700219 u8 flags;
220};
221
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600222struct nv_host_priv {
223 unsigned long type;
224};
225
Robert Hancockfbbb2622006-10-27 19:08:41 -0700226#define NV_ADMA_CHECK_INTR(GCTL, PORT) ((GCTL) & ( 1 << (19 + (12 * (PORT)))))
227
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228static int nv_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600229static void nv_remove_one (struct pci_dev *pdev);
230static int nv_pci_device_resume(struct pci_dev *pdev);
Jeff Garzikcca39742006-08-24 03:19:22 -0400231static void nv_ck804_host_stop(struct ata_host *host);
David Howells7d12e782006-10-05 14:55:46 +0100232static irqreturn_t nv_generic_interrupt(int irq, void *dev_instance);
233static irqreturn_t nv_nf2_interrupt(int irq, void *dev_instance);
234static irqreturn_t nv_ck804_interrupt(int irq, void *dev_instance);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235static u32 nv_scr_read (struct ata_port *ap, unsigned int sc_reg);
236static void nv_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237
Tejun Heo39f87582006-06-17 15:49:56 +0900238static void nv_nf2_freeze(struct ata_port *ap);
239static void nv_nf2_thaw(struct ata_port *ap);
240static void nv_ck804_freeze(struct ata_port *ap);
241static void nv_ck804_thaw(struct ata_port *ap);
242static void nv_error_handler(struct ata_port *ap);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700243static int nv_adma_slave_config(struct scsi_device *sdev);
Robert Hancock2dec7552006-11-26 14:20:19 -0600244static int nv_adma_check_atapi_dma(struct ata_queued_cmd *qc);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700245static void nv_adma_qc_prep(struct ata_queued_cmd *qc);
246static unsigned int nv_adma_qc_issue(struct ata_queued_cmd *qc);
247static irqreturn_t nv_adma_interrupt(int irq, void *dev_instance);
248static void nv_adma_irq_clear(struct ata_port *ap);
249static int nv_adma_port_start(struct ata_port *ap);
250static void nv_adma_port_stop(struct ata_port *ap);
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600251static int nv_adma_port_suspend(struct ata_port *ap, pm_message_t mesg);
252static int nv_adma_port_resume(struct ata_port *ap);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700253static void nv_adma_error_handler(struct ata_port *ap);
254static void nv_adma_host_stop(struct ata_host *host);
255static void nv_adma_bmdma_setup(struct ata_queued_cmd *qc);
256static void nv_adma_bmdma_start(struct ata_queued_cmd *qc);
257static void nv_adma_bmdma_stop(struct ata_queued_cmd *qc);
258static u8 nv_adma_bmdma_status(struct ata_port *ap);
Tejun Heo39f87582006-06-17 15:49:56 +0900259
Linus Torvalds1da177e2005-04-16 15:20:36 -0700260enum nv_host_type
261{
262 GENERIC,
263 NFORCE2,
Tejun Heo27e4b272006-06-17 15:49:55 +0900264 NFORCE3 = NFORCE2, /* NF2 == NF3 as far as sata_nv is concerned */
Robert Hancockfbbb2622006-10-27 19:08:41 -0700265 CK804,
266 ADMA
Linus Torvalds1da177e2005-04-16 15:20:36 -0700267};
268
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500269static const struct pci_device_id nv_pci_tbl[] = {
Jeff Garzik54bb3a942006-09-27 22:20:11 -0400270 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE2S_SATA), NFORCE2 },
271 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA), NFORCE3 },
272 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE3S_SATA2), NFORCE3 },
273 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_CK804_SATA), CK804 },
274 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_CK804_SATA2), CK804 },
275 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP04_SATA), CK804 },
276 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP04_SATA2), CK804 },
277 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_SATA), GENERIC },
278 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP51_SATA2), GENERIC },
279 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_SATA), GENERIC },
280 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP55_SATA2), GENERIC },
281 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_SATA), GENERIC },
282 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_SATA2), GENERIC },
283 { PCI_VDEVICE(NVIDIA, PCI_DEVICE_ID_NVIDIA_NFORCE_MCP61_SATA3), GENERIC },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284 { PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
285 PCI_ANY_ID, PCI_ANY_ID,
286 PCI_CLASS_STORAGE_IDE<<8, 0xffff00, GENERIC },
Daniel Drake541134c2005-07-03 13:44:39 +0100287 { PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
288 PCI_ANY_ID, PCI_ANY_ID,
289 PCI_CLASS_STORAGE_RAID<<8, 0xffff00, GENERIC },
Jeff Garzik2d2744f2006-09-28 20:21:59 -0400290
291 { } /* terminate list */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700292};
293
Linus Torvalds1da177e2005-04-16 15:20:36 -0700294static struct pci_driver nv_pci_driver = {
295 .name = DRV_NAME,
296 .id_table = nv_pci_tbl,
297 .probe = nv_init_one,
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600298 .suspend = ata_pci_device_suspend,
299 .resume = nv_pci_device_resume,
300 .remove = nv_remove_one,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301};
302
Jeff Garzik193515d2005-11-07 00:59:37 -0500303static struct scsi_host_template nv_sht = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304 .module = THIS_MODULE,
305 .name = DRV_NAME,
306 .ioctl = ata_scsi_ioctl,
307 .queuecommand = ata_scsi_queuecmd,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308 .can_queue = ATA_DEF_QUEUE,
309 .this_id = ATA_SHT_THIS_ID,
310 .sg_tablesize = LIBATA_MAX_PRD,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700311 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
312 .emulated = ATA_SHT_EMULATED,
313 .use_clustering = ATA_SHT_USE_CLUSTERING,
314 .proc_name = DRV_NAME,
315 .dma_boundary = ATA_DMA_BOUNDARY,
316 .slave_configure = ata_scsi_slave_config,
Tejun Heoccf68c32006-05-31 18:28:09 +0900317 .slave_destroy = ata_scsi_slave_destroy,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318 .bios_param = ata_std_bios_param,
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600319 .suspend = ata_scsi_device_suspend,
320 .resume = ata_scsi_device_resume,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321};
322
Robert Hancockfbbb2622006-10-27 19:08:41 -0700323static struct scsi_host_template nv_adma_sht = {
324 .module = THIS_MODULE,
325 .name = DRV_NAME,
326 .ioctl = ata_scsi_ioctl,
327 .queuecommand = ata_scsi_queuecmd,
328 .can_queue = NV_ADMA_MAX_CPBS,
329 .this_id = ATA_SHT_THIS_ID,
330 .sg_tablesize = NV_ADMA_SGTBL_TOTAL_LEN,
Robert Hancockfbbb2622006-10-27 19:08:41 -0700331 .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
332 .emulated = ATA_SHT_EMULATED,
333 .use_clustering = ATA_SHT_USE_CLUSTERING,
334 .proc_name = DRV_NAME,
335 .dma_boundary = NV_ADMA_DMA_BOUNDARY,
336 .slave_configure = nv_adma_slave_config,
337 .slave_destroy = ata_scsi_slave_destroy,
338 .bios_param = ata_std_bios_param,
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600339 .suspend = ata_scsi_device_suspend,
340 .resume = ata_scsi_device_resume,
Robert Hancockfbbb2622006-10-27 19:08:41 -0700341};
342
Tejun Heoada364e2006-06-17 15:49:56 +0900343static const struct ata_port_operations nv_generic_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344 .port_disable = ata_port_disable,
345 .tf_load = ata_tf_load,
346 .tf_read = ata_tf_read,
347 .exec_command = ata_exec_command,
348 .check_status = ata_check_status,
349 .dev_select = ata_std_dev_select,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350 .bmdma_setup = ata_bmdma_setup,
351 .bmdma_start = ata_bmdma_start,
352 .bmdma_stop = ata_bmdma_stop,
353 .bmdma_status = ata_bmdma_status,
354 .qc_prep = ata_qc_prep,
355 .qc_issue = ata_qc_issue_prot,
Tejun Heo39f87582006-06-17 15:49:56 +0900356 .freeze = ata_bmdma_freeze,
357 .thaw = ata_bmdma_thaw,
358 .error_handler = nv_error_handler,
359 .post_internal_cmd = ata_bmdma_post_internal_cmd,
Alan Coxa6b2c5d2006-05-22 16:59:59 +0100360 .data_xfer = ata_pio_data_xfer,
Tejun Heoada364e2006-06-17 15:49:56 +0900361 .irq_handler = nv_generic_interrupt,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362 .irq_clear = ata_bmdma_irq_clear,
363 .scr_read = nv_scr_read,
364 .scr_write = nv_scr_write,
365 .port_start = ata_port_start,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366};
367
Tejun Heoada364e2006-06-17 15:49:56 +0900368static const struct ata_port_operations nv_nf2_ops = {
369 .port_disable = ata_port_disable,
370 .tf_load = ata_tf_load,
371 .tf_read = ata_tf_read,
372 .exec_command = ata_exec_command,
373 .check_status = ata_check_status,
374 .dev_select = ata_std_dev_select,
Tejun Heoada364e2006-06-17 15:49:56 +0900375 .bmdma_setup = ata_bmdma_setup,
376 .bmdma_start = ata_bmdma_start,
377 .bmdma_stop = ata_bmdma_stop,
378 .bmdma_status = ata_bmdma_status,
379 .qc_prep = ata_qc_prep,
380 .qc_issue = ata_qc_issue_prot,
Tejun Heo39f87582006-06-17 15:49:56 +0900381 .freeze = nv_nf2_freeze,
382 .thaw = nv_nf2_thaw,
383 .error_handler = nv_error_handler,
384 .post_internal_cmd = ata_bmdma_post_internal_cmd,
Tejun Heoada364e2006-06-17 15:49:56 +0900385 .data_xfer = ata_pio_data_xfer,
386 .irq_handler = nv_nf2_interrupt,
387 .irq_clear = ata_bmdma_irq_clear,
388 .scr_read = nv_scr_read,
389 .scr_write = nv_scr_write,
390 .port_start = ata_port_start,
Tejun Heoada364e2006-06-17 15:49:56 +0900391};
392
393static const struct ata_port_operations nv_ck804_ops = {
394 .port_disable = ata_port_disable,
395 .tf_load = ata_tf_load,
396 .tf_read = ata_tf_read,
397 .exec_command = ata_exec_command,
398 .check_status = ata_check_status,
399 .dev_select = ata_std_dev_select,
Tejun Heoada364e2006-06-17 15:49:56 +0900400 .bmdma_setup = ata_bmdma_setup,
401 .bmdma_start = ata_bmdma_start,
402 .bmdma_stop = ata_bmdma_stop,
403 .bmdma_status = ata_bmdma_status,
404 .qc_prep = ata_qc_prep,
405 .qc_issue = ata_qc_issue_prot,
Tejun Heo39f87582006-06-17 15:49:56 +0900406 .freeze = nv_ck804_freeze,
407 .thaw = nv_ck804_thaw,
408 .error_handler = nv_error_handler,
409 .post_internal_cmd = ata_bmdma_post_internal_cmd,
Tejun Heoada364e2006-06-17 15:49:56 +0900410 .data_xfer = ata_pio_data_xfer,
411 .irq_handler = nv_ck804_interrupt,
412 .irq_clear = ata_bmdma_irq_clear,
413 .scr_read = nv_scr_read,
414 .scr_write = nv_scr_write,
415 .port_start = ata_port_start,
Tejun Heoada364e2006-06-17 15:49:56 +0900416 .host_stop = nv_ck804_host_stop,
417};
418
Robert Hancockfbbb2622006-10-27 19:08:41 -0700419static const struct ata_port_operations nv_adma_ops = {
420 .port_disable = ata_port_disable,
421 .tf_load = ata_tf_load,
422 .tf_read = ata_tf_read,
Robert Hancock2dec7552006-11-26 14:20:19 -0600423 .check_atapi_dma = nv_adma_check_atapi_dma,
Robert Hancockfbbb2622006-10-27 19:08:41 -0700424 .exec_command = ata_exec_command,
425 .check_status = ata_check_status,
426 .dev_select = ata_std_dev_select,
427 .bmdma_setup = nv_adma_bmdma_setup,
428 .bmdma_start = nv_adma_bmdma_start,
429 .bmdma_stop = nv_adma_bmdma_stop,
430 .bmdma_status = nv_adma_bmdma_status,
431 .qc_prep = nv_adma_qc_prep,
432 .qc_issue = nv_adma_qc_issue,
433 .freeze = nv_ck804_freeze,
434 .thaw = nv_ck804_thaw,
435 .error_handler = nv_adma_error_handler,
436 .post_internal_cmd = nv_adma_bmdma_stop,
437 .data_xfer = ata_mmio_data_xfer,
438 .irq_handler = nv_adma_interrupt,
439 .irq_clear = nv_adma_irq_clear,
440 .scr_read = nv_scr_read,
441 .scr_write = nv_scr_write,
442 .port_start = nv_adma_port_start,
443 .port_stop = nv_adma_port_stop,
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600444 .port_suspend = nv_adma_port_suspend,
445 .port_resume = nv_adma_port_resume,
Robert Hancockfbbb2622006-10-27 19:08:41 -0700446 .host_stop = nv_adma_host_stop,
447};
448
Tejun Heoada364e2006-06-17 15:49:56 +0900449static struct ata_port_info nv_port_info[] = {
450 /* generic */
451 {
452 .sht = &nv_sht,
Tejun Heo722420f2006-09-28 17:49:22 +0900453 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
454 ATA_FLAG_HRST_TO_RESUME,
Tejun Heoada364e2006-06-17 15:49:56 +0900455 .pio_mask = NV_PIO_MASK,
456 .mwdma_mask = NV_MWDMA_MASK,
457 .udma_mask = NV_UDMA_MASK,
458 .port_ops = &nv_generic_ops,
459 },
460 /* nforce2/3 */
461 {
462 .sht = &nv_sht,
Tejun Heo722420f2006-09-28 17:49:22 +0900463 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
464 ATA_FLAG_HRST_TO_RESUME,
Tejun Heoada364e2006-06-17 15:49:56 +0900465 .pio_mask = NV_PIO_MASK,
466 .mwdma_mask = NV_MWDMA_MASK,
467 .udma_mask = NV_UDMA_MASK,
468 .port_ops = &nv_nf2_ops,
469 },
470 /* ck804 */
471 {
472 .sht = &nv_sht,
Tejun Heo722420f2006-09-28 17:49:22 +0900473 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
474 ATA_FLAG_HRST_TO_RESUME,
Tejun Heoada364e2006-06-17 15:49:56 +0900475 .pio_mask = NV_PIO_MASK,
476 .mwdma_mask = NV_MWDMA_MASK,
477 .udma_mask = NV_UDMA_MASK,
478 .port_ops = &nv_ck804_ops,
479 },
Robert Hancockfbbb2622006-10-27 19:08:41 -0700480 /* ADMA */
481 {
482 .sht = &nv_adma_sht,
483 .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600484 ATA_FLAG_HRST_TO_RESUME |
Robert Hancockfbbb2622006-10-27 19:08:41 -0700485 ATA_FLAG_MMIO | ATA_FLAG_NCQ,
486 .pio_mask = NV_PIO_MASK,
487 .mwdma_mask = NV_MWDMA_MASK,
488 .udma_mask = NV_UDMA_MASK,
489 .port_ops = &nv_adma_ops,
490 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491};
492
493MODULE_AUTHOR("NVIDIA");
494MODULE_DESCRIPTION("low-level driver for NVIDIA nForce SATA controller");
495MODULE_LICENSE("GPL");
496MODULE_DEVICE_TABLE(pci, nv_pci_tbl);
497MODULE_VERSION(DRV_VERSION);
498
Robert Hancockfbbb2622006-10-27 19:08:41 -0700499static int adma_enabled = 1;
500
Robert Hancock2dec7552006-11-26 14:20:19 -0600501static void nv_adma_register_mode(struct ata_port *ap)
502{
Robert Hancock2dec7552006-11-26 14:20:19 -0600503 struct nv_adma_port_priv *pp = ap->private_data;
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600504 void __iomem *mmio = pp->ctl_block;
Robert Hancock2dec7552006-11-26 14:20:19 -0600505 u16 tmp;
506
507 if (pp->flags & NV_ADMA_PORT_REGISTER_MODE)
508 return;
509
510 tmp = readw(mmio + NV_ADMA_CTL);
511 writew(tmp & ~NV_ADMA_CTL_GO, mmio + NV_ADMA_CTL);
512
513 pp->flags |= NV_ADMA_PORT_REGISTER_MODE;
514}
515
516static void nv_adma_mode(struct ata_port *ap)
517{
Robert Hancock2dec7552006-11-26 14:20:19 -0600518 struct nv_adma_port_priv *pp = ap->private_data;
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600519 void __iomem *mmio = pp->ctl_block;
Robert Hancock2dec7552006-11-26 14:20:19 -0600520 u16 tmp;
521
522 if (!(pp->flags & NV_ADMA_PORT_REGISTER_MODE))
523 return;
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500524
Robert Hancock2dec7552006-11-26 14:20:19 -0600525 WARN_ON(pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE);
526
527 tmp = readw(mmio + NV_ADMA_CTL);
528 writew(tmp | NV_ADMA_CTL_GO, mmio + NV_ADMA_CTL);
529
530 pp->flags &= ~NV_ADMA_PORT_REGISTER_MODE;
531}
532
Robert Hancockfbbb2622006-10-27 19:08:41 -0700533static int nv_adma_slave_config(struct scsi_device *sdev)
534{
535 struct ata_port *ap = ata_shost_to_port(sdev->host);
Robert Hancock2dec7552006-11-26 14:20:19 -0600536 struct nv_adma_port_priv *pp = ap->private_data;
537 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700538 u64 bounce_limit;
539 unsigned long segment_boundary;
540 unsigned short sg_tablesize;
541 int rc;
Robert Hancock2dec7552006-11-26 14:20:19 -0600542 int adma_enable;
543 u32 current_reg, new_reg, config_mask;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700544
545 rc = ata_scsi_slave_config(sdev);
546
547 if (sdev->id >= ATA_MAX_DEVICES || sdev->channel || sdev->lun)
548 /* Not a proper libata device, ignore */
549 return rc;
550
551 if (ap->device[sdev->id].class == ATA_DEV_ATAPI) {
552 /*
553 * NVIDIA reports that ADMA mode does not support ATAPI commands.
554 * Therefore ATAPI commands are sent through the legacy interface.
555 * However, the legacy interface only supports 32-bit DMA.
556 * Restrict DMA parameters as required by the legacy interface
557 * when an ATAPI device is connected.
558 */
559 bounce_limit = ATA_DMA_MASK;
560 segment_boundary = ATA_DMA_BOUNDARY;
561 /* Subtract 1 since an extra entry may be needed for padding, see
562 libata-scsi.c */
563 sg_tablesize = LIBATA_MAX_PRD - 1;
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500564
Robert Hancock2dec7552006-11-26 14:20:19 -0600565 /* Since the legacy DMA engine is in use, we need to disable ADMA
566 on the port. */
567 adma_enable = 0;
568 nv_adma_register_mode(ap);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700569 }
570 else {
571 bounce_limit = *ap->dev->dma_mask;
572 segment_boundary = NV_ADMA_DMA_BOUNDARY;
573 sg_tablesize = NV_ADMA_SGTBL_TOTAL_LEN;
Robert Hancock2dec7552006-11-26 14:20:19 -0600574 adma_enable = 1;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700575 }
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500576
Robert Hancock2dec7552006-11-26 14:20:19 -0600577 pci_read_config_dword(pdev, NV_MCP_SATA_CFG_20, &current_reg);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700578
Robert Hancock2dec7552006-11-26 14:20:19 -0600579 if(ap->port_no == 1)
580 config_mask = NV_MCP_SATA_CFG_20_PORT1_EN |
581 NV_MCP_SATA_CFG_20_PORT1_PWB_EN;
582 else
583 config_mask = NV_MCP_SATA_CFG_20_PORT0_EN |
584 NV_MCP_SATA_CFG_20_PORT0_PWB_EN;
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500585
Robert Hancock2dec7552006-11-26 14:20:19 -0600586 if(adma_enable) {
587 new_reg = current_reg | config_mask;
588 pp->flags &= ~NV_ADMA_ATAPI_SETUP_COMPLETE;
589 }
590 else {
591 new_reg = current_reg & ~config_mask;
592 pp->flags |= NV_ADMA_ATAPI_SETUP_COMPLETE;
593 }
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500594
Robert Hancock2dec7552006-11-26 14:20:19 -0600595 if(current_reg != new_reg)
596 pci_write_config_dword(pdev, NV_MCP_SATA_CFG_20, new_reg);
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500597
Robert Hancockfbbb2622006-10-27 19:08:41 -0700598 blk_queue_bounce_limit(sdev->request_queue, bounce_limit);
599 blk_queue_segment_boundary(sdev->request_queue, segment_boundary);
600 blk_queue_max_hw_segments(sdev->request_queue, sg_tablesize);
601 ata_port_printk(ap, KERN_INFO,
602 "bounce limit 0x%llX, segment boundary 0x%lX, hw segs %hu\n",
603 (unsigned long long)bounce_limit, segment_boundary, sg_tablesize);
604 return rc;
605}
606
Robert Hancock2dec7552006-11-26 14:20:19 -0600607static int nv_adma_check_atapi_dma(struct ata_queued_cmd *qc)
608{
609 struct nv_adma_port_priv *pp = qc->ap->private_data;
610 return !(pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE);
611}
612
613static unsigned int nv_adma_tf_to_cpb(struct ata_taskfile *tf, __le16 *cpb)
Robert Hancockfbbb2622006-10-27 19:08:41 -0700614{
615 unsigned int idx = 0;
616
617 cpb[idx++] = cpu_to_le16((ATA_REG_DEVICE << 8) | tf->device | WNB);
618
619 if ((tf->flags & ATA_TFLAG_LBA48) == 0) {
620 cpb[idx++] = cpu_to_le16(IGN);
621 cpb[idx++] = cpu_to_le16(IGN);
622 cpb[idx++] = cpu_to_le16(IGN);
623 cpb[idx++] = cpu_to_le16(IGN);
624 cpb[idx++] = cpu_to_le16(IGN);
625 }
626 else {
627 cpb[idx++] = cpu_to_le16((ATA_REG_ERR << 8) | tf->hob_feature);
628 cpb[idx++] = cpu_to_le16((ATA_REG_NSECT << 8) | tf->hob_nsect);
629 cpb[idx++] = cpu_to_le16((ATA_REG_LBAL << 8) | tf->hob_lbal);
630 cpb[idx++] = cpu_to_le16((ATA_REG_LBAM << 8) | tf->hob_lbam);
631 cpb[idx++] = cpu_to_le16((ATA_REG_LBAH << 8) | tf->hob_lbah);
632 }
633 cpb[idx++] = cpu_to_le16((ATA_REG_ERR << 8) | tf->feature);
634 cpb[idx++] = cpu_to_le16((ATA_REG_NSECT << 8) | tf->nsect);
635 cpb[idx++] = cpu_to_le16((ATA_REG_LBAL << 8) | tf->lbal);
636 cpb[idx++] = cpu_to_le16((ATA_REG_LBAM << 8) | tf->lbam);
637 cpb[idx++] = cpu_to_le16((ATA_REG_LBAH << 8) | tf->lbah);
638
639 cpb[idx++] = cpu_to_le16((ATA_REG_CMD << 8) | tf->command | CMDEND);
640
641 return idx;
642}
643
Robert Hancockfbbb2622006-10-27 19:08:41 -0700644static void nv_adma_check_cpb(struct ata_port *ap, int cpb_num, int force_err)
645{
646 struct nv_adma_port_priv *pp = ap->private_data;
647 int complete = 0, have_err = 0;
Robert Hancock2dec7552006-11-26 14:20:19 -0600648 u8 flags = pp->cpb[cpb_num].resp_flags;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700649
650 VPRINTK("CPB %d, flags=0x%x\n", cpb_num, flags);
651
652 if (flags & NV_CPB_RESP_DONE) {
653 VPRINTK("CPB flags done, flags=0x%x\n", flags);
654 complete = 1;
655 }
656 if (flags & NV_CPB_RESP_ATA_ERR) {
657 ata_port_printk(ap, KERN_ERR, "CPB flags ATA err, flags=0x%x\n", flags);
658 have_err = 1;
659 complete = 1;
660 }
661 if (flags & NV_CPB_RESP_CMD_ERR) {
662 ata_port_printk(ap, KERN_ERR, "CPB flags CMD err, flags=0x%x\n", flags);
663 have_err = 1;
664 complete = 1;
665 }
666 if (flags & NV_CPB_RESP_CPB_ERR) {
667 ata_port_printk(ap, KERN_ERR, "CPB flags CPB err, flags=0x%x\n", flags);
668 have_err = 1;
669 complete = 1;
670 }
671 if(complete || force_err)
672 {
673 struct ata_queued_cmd *qc = ata_qc_from_tag(ap, cpb_num);
674 if(likely(qc)) {
675 u8 ata_status = 0;
676 /* Only use the ATA port status for non-NCQ commands.
677 For NCQ commands the current status may have nothing to do with
678 the command just completed. */
679 if(qc->tf.protocol != ATA_PROT_NCQ)
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600680 ata_status = readb(pp->ctl_block + (ATA_REG_STATUS * 4));
Robert Hancockfbbb2622006-10-27 19:08:41 -0700681
682 if(have_err || force_err)
683 ata_status |= ATA_ERR;
684
685 qc->err_mask |= ac_err_mask(ata_status);
686 DPRINTK("Completing qc from tag %d with err_mask %u\n",cpb_num,
687 qc->err_mask);
688 ata_qc_complete(qc);
689 }
690 }
691}
692
Robert Hancock2dec7552006-11-26 14:20:19 -0600693static int nv_host_intr(struct ata_port *ap, u8 irq_stat)
694{
695 struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->active_tag);
Robert Hancock2dec7552006-11-26 14:20:19 -0600696
697 /* freeze if hotplugged */
698 if (unlikely(irq_stat & (NV_INT_ADDED | NV_INT_REMOVED))) {
699 ata_port_freeze(ap);
700 return 1;
701 }
702
703 /* bail out if not our interrupt */
704 if (!(irq_stat & NV_INT_DEV))
705 return 0;
706
707 /* DEV interrupt w/ no active qc? */
708 if (unlikely(!qc || (qc->tf.flags & ATA_TFLAG_POLLING))) {
709 ata_check_status(ap);
710 return 1;
711 }
712
713 /* handle interrupt */
Robert Hancockf740d162007-01-23 20:09:02 -0600714 return ata_host_intr(ap, qc);
Robert Hancock2dec7552006-11-26 14:20:19 -0600715}
716
Robert Hancockfbbb2622006-10-27 19:08:41 -0700717static irqreturn_t nv_adma_interrupt(int irq, void *dev_instance)
718{
719 struct ata_host *host = dev_instance;
720 int i, handled = 0;
Robert Hancock2dec7552006-11-26 14:20:19 -0600721 u32 notifier_clears[2];
Robert Hancockfbbb2622006-10-27 19:08:41 -0700722
723 spin_lock(&host->lock);
724
725 for (i = 0; i < host->n_ports; i++) {
726 struct ata_port *ap = host->ports[i];
Robert Hancock2dec7552006-11-26 14:20:19 -0600727 notifier_clears[i] = 0;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700728
729 if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
730 struct nv_adma_port_priv *pp = ap->private_data;
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600731 void __iomem *mmio = pp->ctl_block;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700732 u16 status;
733 u32 gen_ctl;
734 int have_global_err = 0;
735 u32 notifier, notifier_error;
736
737 /* if in ATA register mode, use standard ata interrupt handler */
738 if (pp->flags & NV_ADMA_PORT_REGISTER_MODE) {
Robert Hancock2dec7552006-11-26 14:20:19 -0600739 u8 irq_stat = readb(host->mmio_base + NV_INT_STATUS_CK804)
740 >> (NV_INT_PORT_SHIFT * i);
Robert Hancockf740d162007-01-23 20:09:02 -0600741 if(ata_tag_valid(ap->active_tag))
742 /** NV_INT_DEV indication seems unreliable at times
743 at least in ADMA mode. Force it on always when a
744 command is active, to prevent losing interrupts. */
745 irq_stat |= NV_INT_DEV;
Robert Hancock2dec7552006-11-26 14:20:19 -0600746 handled += nv_host_intr(ap, irq_stat);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700747 continue;
748 }
749
750 notifier = readl(mmio + NV_ADMA_NOTIFIER);
751 notifier_error = readl(mmio + NV_ADMA_NOTIFIER_ERROR);
Robert Hancock2dec7552006-11-26 14:20:19 -0600752 notifier_clears[i] = notifier | notifier_error;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700753
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600754 gen_ctl = readl(pp->gen_block + NV_ADMA_GEN_CTL);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700755
Robert Hancockfbbb2622006-10-27 19:08:41 -0700756 if( !NV_ADMA_CHECK_INTR(gen_ctl, ap->port_no) && !notifier &&
757 !notifier_error)
758 /* Nothing to do */
759 continue;
760
761 status = readw(mmio + NV_ADMA_STAT);
762
763 /* Clear status. Ensure the controller sees the clearing before we start
764 looking at any of the CPB statuses, so that any CPB completions after
765 this point in the handler will raise another interrupt. */
766 writew(status, mmio + NV_ADMA_STAT);
767 readw(mmio + NV_ADMA_STAT); /* flush posted write */
768 rmb();
769
770 /* freeze if hotplugged */
771 if (unlikely(status & (NV_ADMA_STAT_HOTPLUG | NV_ADMA_STAT_HOTUNPLUG))) {
772 ata_port_printk(ap, KERN_NOTICE, "Hotplug event, freezing\n");
773 ata_port_freeze(ap);
774 handled++;
775 continue;
776 }
777
778 if (status & NV_ADMA_STAT_TIMEOUT) {
779 ata_port_printk(ap, KERN_ERR, "timeout, stat=0x%x\n", status);
780 have_global_err = 1;
781 }
782 if (status & NV_ADMA_STAT_CPBERR) {
783 ata_port_printk(ap, KERN_ERR, "CPB error, stat=0x%x\n", status);
784 have_global_err = 1;
785 }
786 if ((status & NV_ADMA_STAT_DONE) || have_global_err) {
787 /** Check CPBs for completed commands */
788
789 if(ata_tag_valid(ap->active_tag))
790 /* Non-NCQ command */
791 nv_adma_check_cpb(ap, ap->active_tag, have_global_err ||
792 (notifier_error & (1 << ap->active_tag)));
793 else {
794 int pos;
795 u32 active = ap->sactive;
796 while( (pos = ffs(active)) ) {
797 pos--;
798 nv_adma_check_cpb(ap, pos, have_global_err ||
799 (notifier_error & (1 << pos)) );
800 active &= ~(1 << pos );
801 }
802 }
803 }
804
805 handled++; /* irq handled if we got here */
806 }
807 }
Jeff Garzikf20b16f2006-12-11 11:14:06 -0500808
Robert Hancock2dec7552006-11-26 14:20:19 -0600809 if(notifier_clears[0] || notifier_clears[1]) {
810 /* Note: Both notifier clear registers must be written
811 if either is set, even if one is zero, according to NVIDIA. */
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600812 struct nv_adma_port_priv *pp = host->ports[0]->private_data;
813 writel(notifier_clears[0], pp->notifier_clear_block);
814 pp = host->ports[1]->private_data;
815 writel(notifier_clears[1], pp->notifier_clear_block);
Robert Hancock2dec7552006-11-26 14:20:19 -0600816 }
Robert Hancockfbbb2622006-10-27 19:08:41 -0700817
818 spin_unlock(&host->lock);
819
820 return IRQ_RETVAL(handled);
821}
822
823static void nv_adma_irq_clear(struct ata_port *ap)
824{
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600825 struct nv_adma_port_priv *pp = ap->private_data;
826 void __iomem *mmio = pp->ctl_block;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700827 u16 status = readw(mmio + NV_ADMA_STAT);
828 u32 notifier = readl(mmio + NV_ADMA_NOTIFIER);
829 u32 notifier_error = readl(mmio + NV_ADMA_NOTIFIER_ERROR);
Robert Hancock2dec7552006-11-26 14:20:19 -0600830 unsigned long dma_stat_addr = ap->ioaddr.bmdma_addr + ATA_DMA_STATUS;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700831
832 /* clear ADMA status */
833 writew(status, mmio + NV_ADMA_STAT);
834 writel(notifier | notifier_error,
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600835 pp->notifier_clear_block);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700836
837 /** clear legacy status */
Robert Hancock2dec7552006-11-26 14:20:19 -0600838 outb(inb(dma_stat_addr), dma_stat_addr);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700839}
840
841static void nv_adma_bmdma_setup(struct ata_queued_cmd *qc)
842{
Robert Hancock2dec7552006-11-26 14:20:19 -0600843 struct ata_port *ap = qc->ap;
844 unsigned int rw = (qc->tf.flags & ATA_TFLAG_WRITE);
845 struct nv_adma_port_priv *pp = ap->private_data;
846 u8 dmactl;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700847
Robert Hancock2dec7552006-11-26 14:20:19 -0600848 if(!(pp->flags & NV_ADMA_PORT_REGISTER_MODE)) {
Robert Hancockfbbb2622006-10-27 19:08:41 -0700849 WARN_ON(1);
850 return;
851 }
852
Robert Hancock2dec7552006-11-26 14:20:19 -0600853 /* load PRD table addr. */
854 outl(ap->prd_dma, ap->ioaddr.bmdma_addr + ATA_DMA_TABLE_OFS);
855
856 /* specify data direction, triple-check start bit is clear */
857 dmactl = inb(ap->ioaddr.bmdma_addr + ATA_DMA_CMD);
858 dmactl &= ~(ATA_DMA_WR | ATA_DMA_START);
859 if (!rw)
860 dmactl |= ATA_DMA_WR;
861
862 outb(dmactl, ap->ioaddr.bmdma_addr + ATA_DMA_CMD);
863
864 /* issue r/w command */
865 ata_exec_command(ap, &qc->tf);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700866}
867
868static void nv_adma_bmdma_start(struct ata_queued_cmd *qc)
869{
Robert Hancock2dec7552006-11-26 14:20:19 -0600870 struct ata_port *ap = qc->ap;
871 struct nv_adma_port_priv *pp = ap->private_data;
872 u8 dmactl;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700873
Robert Hancock2dec7552006-11-26 14:20:19 -0600874 if(!(pp->flags & NV_ADMA_PORT_REGISTER_MODE)) {
Robert Hancockfbbb2622006-10-27 19:08:41 -0700875 WARN_ON(1);
876 return;
877 }
878
Robert Hancock2dec7552006-11-26 14:20:19 -0600879 /* start host DMA transaction */
880 dmactl = inb(ap->ioaddr.bmdma_addr + ATA_DMA_CMD);
881 outb(dmactl | ATA_DMA_START,
882 ap->ioaddr.bmdma_addr + ATA_DMA_CMD);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700883}
884
885static void nv_adma_bmdma_stop(struct ata_queued_cmd *qc)
886{
Robert Hancock2dec7552006-11-26 14:20:19 -0600887 struct ata_port *ap = qc->ap;
888 struct nv_adma_port_priv *pp = ap->private_data;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700889
Robert Hancock2dec7552006-11-26 14:20:19 -0600890 if(!(pp->flags & NV_ADMA_PORT_REGISTER_MODE))
Robert Hancockfbbb2622006-10-27 19:08:41 -0700891 return;
892
Robert Hancock2dec7552006-11-26 14:20:19 -0600893 /* clear start/stop bit */
894 outb(inb(ap->ioaddr.bmdma_addr + ATA_DMA_CMD) & ~ATA_DMA_START,
895 ap->ioaddr.bmdma_addr + ATA_DMA_CMD);
896
897 /* one-PIO-cycle guaranteed wait, per spec, for HDMA1:0 transition */
898 ata_altstatus(ap); /* dummy read */
Robert Hancockfbbb2622006-10-27 19:08:41 -0700899}
900
901static u8 nv_adma_bmdma_status(struct ata_port *ap)
902{
Robert Hancockfbbb2622006-10-27 19:08:41 -0700903 struct nv_adma_port_priv *pp = ap->private_data;
904
Robert Hancock2dec7552006-11-26 14:20:19 -0600905 WARN_ON(!(pp->flags & NV_ADMA_PORT_REGISTER_MODE));
Robert Hancockfbbb2622006-10-27 19:08:41 -0700906
Robert Hancock2dec7552006-11-26 14:20:19 -0600907 return inb(ap->ioaddr.bmdma_addr + ATA_DMA_STATUS);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700908}
909
910static int nv_adma_port_start(struct ata_port *ap)
911{
912 struct device *dev = ap->host->dev;
913 struct nv_adma_port_priv *pp;
914 int rc;
915 void *mem;
916 dma_addr_t mem_dma;
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600917 void __iomem *mmio;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700918 u16 tmp;
919
920 VPRINTK("ENTER\n");
921
922 rc = ata_port_start(ap);
923 if (rc)
924 return rc;
925
Tejun Heo24dc5f32007-01-20 16:00:28 +0900926 pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
927 if (!pp)
928 return -ENOMEM;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700929
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600930 mmio = ap->host->mmio_base + NV_ADMA_PORT +
931 ap->port_no * NV_ADMA_PORT_SIZE;
932 pp->ctl_block = mmio;
933 pp->gen_block = ap->host->mmio_base + NV_ADMA_GEN;
934 pp->notifier_clear_block = pp->gen_block +
935 NV_ADMA_NOTIFIER_CLEAR + (4 * ap->port_no);
936
Tejun Heo24dc5f32007-01-20 16:00:28 +0900937 mem = dmam_alloc_coherent(dev, NV_ADMA_PORT_PRIV_DMA_SZ,
938 &mem_dma, GFP_KERNEL);
939 if (!mem)
940 return -ENOMEM;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700941 memset(mem, 0, NV_ADMA_PORT_PRIV_DMA_SZ);
942
943 /*
944 * First item in chunk of DMA memory:
945 * 128-byte command parameter block (CPB)
946 * one for each command tag
947 */
948 pp->cpb = mem;
949 pp->cpb_dma = mem_dma;
950
951 writel(mem_dma & 0xFFFFFFFF, mmio + NV_ADMA_CPB_BASE_LOW);
952 writel((mem_dma >> 16 ) >> 16, mmio + NV_ADMA_CPB_BASE_HIGH);
953
954 mem += NV_ADMA_MAX_CPBS * NV_ADMA_CPB_SZ;
955 mem_dma += NV_ADMA_MAX_CPBS * NV_ADMA_CPB_SZ;
956
957 /*
958 * Second item: block of ADMA_SGTBL_LEN s/g entries
959 */
960 pp->aprd = mem;
961 pp->aprd_dma = mem_dma;
962
963 ap->private_data = pp;
964
965 /* clear any outstanding interrupt conditions */
966 writew(0xffff, mmio + NV_ADMA_STAT);
967
968 /* initialize port variables */
969 pp->flags = NV_ADMA_PORT_REGISTER_MODE;
970
971 /* clear CPB fetch count */
972 writew(0, mmio + NV_ADMA_CPB_COUNT);
973
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600974 /* clear GO for register mode, enable interrupt */
Robert Hancockfbbb2622006-10-27 19:08:41 -0700975 tmp = readw(mmio + NV_ADMA_CTL);
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600976 writew( (tmp & ~NV_ADMA_CTL_GO) | NV_ADMA_CTL_AIEN, mmio + NV_ADMA_CTL);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700977
978 tmp = readw(mmio + NV_ADMA_CTL);
979 writew(tmp | NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
980 readl( mmio + NV_ADMA_CTL ); /* flush posted write */
981 udelay(1);
982 writew(tmp & ~NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
983 readl( mmio + NV_ADMA_CTL ); /* flush posted write */
984
985 return 0;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700986}
987
988static void nv_adma_port_stop(struct ata_port *ap)
989{
Robert Hancockfbbb2622006-10-27 19:08:41 -0700990 struct nv_adma_port_priv *pp = ap->private_data;
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600991 void __iomem *mmio = pp->ctl_block;
Robert Hancockfbbb2622006-10-27 19:08:41 -0700992
993 VPRINTK("ENTER\n");
Robert Hancockfbbb2622006-10-27 19:08:41 -0700994 writew(0, mmio + NV_ADMA_CTL);
Robert Hancockfbbb2622006-10-27 19:08:41 -0700995}
996
Robert Hancockcdf56bc2007-01-03 18:13:57 -0600997static int nv_adma_port_suspend(struct ata_port *ap, pm_message_t mesg)
998{
999 struct nv_adma_port_priv *pp = ap->private_data;
1000 void __iomem *mmio = pp->ctl_block;
1001
1002 /* Go to register mode - clears GO */
1003 nv_adma_register_mode(ap);
1004
1005 /* clear CPB fetch count */
1006 writew(0, mmio + NV_ADMA_CPB_COUNT);
1007
1008 /* disable interrupt, shut down port */
1009 writew(0, mmio + NV_ADMA_CTL);
1010
1011 return 0;
1012}
1013
1014static int nv_adma_port_resume(struct ata_port *ap)
1015{
1016 struct nv_adma_port_priv *pp = ap->private_data;
1017 void __iomem *mmio = pp->ctl_block;
1018 u16 tmp;
1019
1020 /* set CPB block location */
1021 writel(pp->cpb_dma & 0xFFFFFFFF, mmio + NV_ADMA_CPB_BASE_LOW);
1022 writel((pp->cpb_dma >> 16 ) >> 16, mmio + NV_ADMA_CPB_BASE_HIGH);
1023
1024 /* clear any outstanding interrupt conditions */
1025 writew(0xffff, mmio + NV_ADMA_STAT);
1026
1027 /* initialize port variables */
1028 pp->flags |= NV_ADMA_PORT_REGISTER_MODE;
1029
1030 /* clear CPB fetch count */
1031 writew(0, mmio + NV_ADMA_CPB_COUNT);
1032
1033 /* clear GO for register mode, enable interrupt */
1034 tmp = readw(mmio + NV_ADMA_CTL);
1035 writew((tmp & ~NV_ADMA_CTL_GO) | NV_ADMA_CTL_AIEN, mmio + NV_ADMA_CTL);
1036
1037 tmp = readw(mmio + NV_ADMA_CTL);
1038 writew(tmp | NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
1039 readl( mmio + NV_ADMA_CTL ); /* flush posted write */
1040 udelay(1);
1041 writew(tmp & ~NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
1042 readl( mmio + NV_ADMA_CTL ); /* flush posted write */
1043
1044 return 0;
1045}
Robert Hancockfbbb2622006-10-27 19:08:41 -07001046
1047static void nv_adma_setup_port(struct ata_probe_ent *probe_ent, unsigned int port)
1048{
1049 void __iomem *mmio = probe_ent->mmio_base;
1050 struct ata_ioports *ioport = &probe_ent->port[port];
1051
1052 VPRINTK("ENTER\n");
1053
1054 mmio += NV_ADMA_PORT + port * NV_ADMA_PORT_SIZE;
1055
1056 ioport->cmd_addr = (unsigned long) mmio;
1057 ioport->data_addr = (unsigned long) mmio + (ATA_REG_DATA * 4);
1058 ioport->error_addr =
1059 ioport->feature_addr = (unsigned long) mmio + (ATA_REG_ERR * 4);
1060 ioport->nsect_addr = (unsigned long) mmio + (ATA_REG_NSECT * 4);
1061 ioport->lbal_addr = (unsigned long) mmio + (ATA_REG_LBAL * 4);
1062 ioport->lbam_addr = (unsigned long) mmio + (ATA_REG_LBAM * 4);
1063 ioport->lbah_addr = (unsigned long) mmio + (ATA_REG_LBAH * 4);
1064 ioport->device_addr = (unsigned long) mmio + (ATA_REG_DEVICE * 4);
1065 ioport->status_addr =
1066 ioport->command_addr = (unsigned long) mmio + (ATA_REG_STATUS * 4);
1067 ioport->altstatus_addr =
1068 ioport->ctl_addr = (unsigned long) mmio + 0x20;
1069}
1070
1071static int nv_adma_host_init(struct ata_probe_ent *probe_ent)
1072{
1073 struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
1074 unsigned int i;
1075 u32 tmp32;
1076
1077 VPRINTK("ENTER\n");
1078
1079 /* enable ADMA on the ports */
1080 pci_read_config_dword(pdev, NV_MCP_SATA_CFG_20, &tmp32);
1081 tmp32 |= NV_MCP_SATA_CFG_20_PORT0_EN |
1082 NV_MCP_SATA_CFG_20_PORT0_PWB_EN |
1083 NV_MCP_SATA_CFG_20_PORT1_EN |
1084 NV_MCP_SATA_CFG_20_PORT1_PWB_EN;
1085
1086 pci_write_config_dword(pdev, NV_MCP_SATA_CFG_20, tmp32);
1087
1088 for (i = 0; i < probe_ent->n_ports; i++)
1089 nv_adma_setup_port(probe_ent, i);
1090
Robert Hancockfbbb2622006-10-27 19:08:41 -07001091 return 0;
1092}
1093
1094static void nv_adma_fill_aprd(struct ata_queued_cmd *qc,
1095 struct scatterlist *sg,
1096 int idx,
1097 struct nv_adma_prd *aprd)
1098{
Robert Hancock2dec7552006-11-26 14:20:19 -06001099 u8 flags;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001100
1101 memset(aprd, 0, sizeof(struct nv_adma_prd));
1102
1103 flags = 0;
1104 if (qc->tf.flags & ATA_TFLAG_WRITE)
1105 flags |= NV_APRD_WRITE;
1106 if (idx == qc->n_elem - 1)
1107 flags |= NV_APRD_END;
1108 else if (idx != 4)
1109 flags |= NV_APRD_CONT;
1110
1111 aprd->addr = cpu_to_le64(((u64)sg_dma_address(sg)));
1112 aprd->len = cpu_to_le32(((u32)sg_dma_len(sg))); /* len in bytes */
Robert Hancock2dec7552006-11-26 14:20:19 -06001113 aprd->flags = flags;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001114}
1115
1116static void nv_adma_fill_sg(struct ata_queued_cmd *qc, struct nv_adma_cpb *cpb)
1117{
1118 struct nv_adma_port_priv *pp = qc->ap->private_data;
1119 unsigned int idx;
1120 struct nv_adma_prd *aprd;
1121 struct scatterlist *sg;
1122
1123 VPRINTK("ENTER\n");
1124
1125 idx = 0;
1126
1127 ata_for_each_sg(sg, qc) {
1128 aprd = (idx < 5) ? &cpb->aprd[idx] : &pp->aprd[NV_ADMA_SGTBL_LEN * qc->tag + (idx-5)];
1129 nv_adma_fill_aprd(qc, sg, idx, aprd);
1130 idx++;
1131 }
1132 if (idx > 5)
1133 cpb->next_aprd = cpu_to_le64(((u64)(pp->aprd_dma + NV_ADMA_SGTBL_SZ * qc->tag)));
1134}
1135
1136static void nv_adma_qc_prep(struct ata_queued_cmd *qc)
1137{
1138 struct nv_adma_port_priv *pp = qc->ap->private_data;
1139 struct nv_adma_cpb *cpb = &pp->cpb[qc->tag];
1140 u8 ctl_flags = NV_CPB_CTL_CPB_VALID |
1141 NV_CPB_CTL_APRD_VALID |
1142 NV_CPB_CTL_IEN;
1143
Robert Hancockfbbb2622006-10-27 19:08:41 -07001144 if (!(qc->flags & ATA_QCFLAG_DMAMAP) ||
Robert Hancock2dec7552006-11-26 14:20:19 -06001145 (pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE)) {
1146 nv_adma_register_mode(qc->ap);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001147 ata_qc_prep(qc);
1148 return;
1149 }
1150
1151 memset(cpb, 0, sizeof(struct nv_adma_cpb));
1152
1153 cpb->len = 3;
1154 cpb->tag = qc->tag;
1155 cpb->next_cpb_idx = 0;
1156
1157 /* turn on NCQ flags for NCQ commands */
1158 if (qc->tf.protocol == ATA_PROT_NCQ)
1159 ctl_flags |= NV_CPB_CTL_QUEUE | NV_CPB_CTL_FPDMA;
1160
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001161 VPRINTK("qc->flags = 0x%lx\n", qc->flags);
1162
Robert Hancockfbbb2622006-10-27 19:08:41 -07001163 nv_adma_tf_to_cpb(&qc->tf, cpb->tf);
1164
1165 nv_adma_fill_sg(qc, cpb);
1166
1167 /* Be paranoid and don't let the device see NV_CPB_CTL_CPB_VALID until we are
1168 finished filling in all of the contents */
1169 wmb();
1170 cpb->ctl_flags = ctl_flags;
1171}
1172
1173static unsigned int nv_adma_qc_issue(struct ata_queued_cmd *qc)
1174{
Robert Hancock2dec7552006-11-26 14:20:19 -06001175 struct nv_adma_port_priv *pp = qc->ap->private_data;
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001176 void __iomem *mmio = pp->ctl_block;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001177
1178 VPRINTK("ENTER\n");
1179
1180 if (!(qc->flags & ATA_QCFLAG_DMAMAP) ||
Robert Hancock2dec7552006-11-26 14:20:19 -06001181 (pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE)) {
Robert Hancockfbbb2622006-10-27 19:08:41 -07001182 /* use ATA register mode */
1183 VPRINTK("no dmamap or ATAPI, using ATA register mode: 0x%lx\n", qc->flags);
1184 nv_adma_register_mode(qc->ap);
1185 return ata_qc_issue_prot(qc);
1186 } else
1187 nv_adma_mode(qc->ap);
1188
1189 /* write append register, command tag in lower 8 bits
1190 and (number of cpbs to append -1) in top 8 bits */
1191 wmb();
1192 writew(qc->tag, mmio + NV_ADMA_APPEND);
1193
1194 DPRINTK("Issued tag %u\n",qc->tag);
1195
1196 return 0;
1197}
1198
David Howells7d12e782006-10-05 14:55:46 +01001199static irqreturn_t nv_generic_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001200{
Jeff Garzikcca39742006-08-24 03:19:22 -04001201 struct ata_host *host = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001202 unsigned int i;
1203 unsigned int handled = 0;
1204 unsigned long flags;
1205
Jeff Garzikcca39742006-08-24 03:19:22 -04001206 spin_lock_irqsave(&host->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001207
Jeff Garzikcca39742006-08-24 03:19:22 -04001208 for (i = 0; i < host->n_ports; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001209 struct ata_port *ap;
1210
Jeff Garzikcca39742006-08-24 03:19:22 -04001211 ap = host->ports[i];
Tejun Heoc1389502005-08-22 14:59:24 +09001212 if (ap &&
Jeff Garzik029f5462006-04-02 10:30:40 -04001213 !(ap->flags & ATA_FLAG_DISABLED)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001214 struct ata_queued_cmd *qc;
1215
1216 qc = ata_qc_from_tag(ap, ap->active_tag);
Albert Leee50362e2005-09-27 17:39:50 +08001217 if (qc && (!(qc->tf.flags & ATA_TFLAG_POLLING)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001218 handled += ata_host_intr(ap, qc);
Andrew Chewb8870302006-01-04 19:13:04 -08001219 else
1220 // No request pending? Clear interrupt status
1221 // anyway, in case there's one pending.
1222 ap->ops->check_status(ap);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001223 }
1224
1225 }
1226
Jeff Garzikcca39742006-08-24 03:19:22 -04001227 spin_unlock_irqrestore(&host->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001228
1229 return IRQ_RETVAL(handled);
1230}
1231
Jeff Garzikcca39742006-08-24 03:19:22 -04001232static irqreturn_t nv_do_interrupt(struct ata_host *host, u8 irq_stat)
Tejun Heoada364e2006-06-17 15:49:56 +09001233{
1234 int i, handled = 0;
1235
Jeff Garzikcca39742006-08-24 03:19:22 -04001236 for (i = 0; i < host->n_ports; i++) {
1237 struct ata_port *ap = host->ports[i];
Tejun Heoada364e2006-06-17 15:49:56 +09001238
1239 if (ap && !(ap->flags & ATA_FLAG_DISABLED))
1240 handled += nv_host_intr(ap, irq_stat);
1241
1242 irq_stat >>= NV_INT_PORT_SHIFT;
1243 }
1244
1245 return IRQ_RETVAL(handled);
1246}
1247
David Howells7d12e782006-10-05 14:55:46 +01001248static irqreturn_t nv_nf2_interrupt(int irq, void *dev_instance)
Tejun Heoada364e2006-06-17 15:49:56 +09001249{
Jeff Garzikcca39742006-08-24 03:19:22 -04001250 struct ata_host *host = dev_instance;
Tejun Heoada364e2006-06-17 15:49:56 +09001251 u8 irq_stat;
1252 irqreturn_t ret;
1253
Jeff Garzikcca39742006-08-24 03:19:22 -04001254 spin_lock(&host->lock);
1255 irq_stat = inb(host->ports[0]->ioaddr.scr_addr + NV_INT_STATUS);
1256 ret = nv_do_interrupt(host, irq_stat);
1257 spin_unlock(&host->lock);
Tejun Heoada364e2006-06-17 15:49:56 +09001258
1259 return ret;
1260}
1261
David Howells7d12e782006-10-05 14:55:46 +01001262static irqreturn_t nv_ck804_interrupt(int irq, void *dev_instance)
Tejun Heoada364e2006-06-17 15:49:56 +09001263{
Jeff Garzikcca39742006-08-24 03:19:22 -04001264 struct ata_host *host = dev_instance;
Tejun Heoada364e2006-06-17 15:49:56 +09001265 u8 irq_stat;
1266 irqreturn_t ret;
1267
Jeff Garzikcca39742006-08-24 03:19:22 -04001268 spin_lock(&host->lock);
1269 irq_stat = readb(host->mmio_base + NV_INT_STATUS_CK804);
1270 ret = nv_do_interrupt(host, irq_stat);
1271 spin_unlock(&host->lock);
Tejun Heoada364e2006-06-17 15:49:56 +09001272
1273 return ret;
1274}
1275
Linus Torvalds1da177e2005-04-16 15:20:36 -07001276static u32 nv_scr_read (struct ata_port *ap, unsigned int sc_reg)
1277{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001278 if (sc_reg > SCR_CONTROL)
1279 return 0xffffffffU;
1280
Jeff Garzik02cbd922006-03-22 23:59:46 -05001281 return ioread32((void __iomem *)ap->ioaddr.scr_addr + (sc_reg * 4));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001282}
1283
1284static void nv_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val)
1285{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001286 if (sc_reg > SCR_CONTROL)
1287 return;
1288
Jeff Garzik02cbd922006-03-22 23:59:46 -05001289 iowrite32(val, (void __iomem *)ap->ioaddr.scr_addr + (sc_reg * 4));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001290}
1291
Tejun Heo39f87582006-06-17 15:49:56 +09001292static void nv_nf2_freeze(struct ata_port *ap)
1293{
Jeff Garzikcca39742006-08-24 03:19:22 -04001294 unsigned long scr_addr = ap->host->ports[0]->ioaddr.scr_addr;
Tejun Heo39f87582006-06-17 15:49:56 +09001295 int shift = ap->port_no * NV_INT_PORT_SHIFT;
1296 u8 mask;
1297
1298 mask = inb(scr_addr + NV_INT_ENABLE);
1299 mask &= ~(NV_INT_ALL << shift);
1300 outb(mask, scr_addr + NV_INT_ENABLE);
1301}
1302
1303static void nv_nf2_thaw(struct ata_port *ap)
1304{
Jeff Garzikcca39742006-08-24 03:19:22 -04001305 unsigned long scr_addr = ap->host->ports[0]->ioaddr.scr_addr;
Tejun Heo39f87582006-06-17 15:49:56 +09001306 int shift = ap->port_no * NV_INT_PORT_SHIFT;
1307 u8 mask;
1308
1309 outb(NV_INT_ALL << shift, scr_addr + NV_INT_STATUS);
1310
1311 mask = inb(scr_addr + NV_INT_ENABLE);
1312 mask |= (NV_INT_MASK << shift);
1313 outb(mask, scr_addr + NV_INT_ENABLE);
1314}
1315
1316static void nv_ck804_freeze(struct ata_port *ap)
1317{
Jeff Garzikcca39742006-08-24 03:19:22 -04001318 void __iomem *mmio_base = ap->host->mmio_base;
Tejun Heo39f87582006-06-17 15:49:56 +09001319 int shift = ap->port_no * NV_INT_PORT_SHIFT;
1320 u8 mask;
1321
1322 mask = readb(mmio_base + NV_INT_ENABLE_CK804);
1323 mask &= ~(NV_INT_ALL << shift);
1324 writeb(mask, mmio_base + NV_INT_ENABLE_CK804);
1325}
1326
1327static void nv_ck804_thaw(struct ata_port *ap)
1328{
Jeff Garzikcca39742006-08-24 03:19:22 -04001329 void __iomem *mmio_base = ap->host->mmio_base;
Tejun Heo39f87582006-06-17 15:49:56 +09001330 int shift = ap->port_no * NV_INT_PORT_SHIFT;
1331 u8 mask;
1332
1333 writeb(NV_INT_ALL << shift, mmio_base + NV_INT_STATUS_CK804);
1334
1335 mask = readb(mmio_base + NV_INT_ENABLE_CK804);
1336 mask |= (NV_INT_MASK << shift);
1337 writeb(mask, mmio_base + NV_INT_ENABLE_CK804);
1338}
1339
1340static int nv_hardreset(struct ata_port *ap, unsigned int *class)
1341{
1342 unsigned int dummy;
1343
1344 /* SATA hardreset fails to retrieve proper device signature on
1345 * some controllers. Don't classify on hardreset. For more
1346 * info, see http://bugme.osdl.org/show_bug.cgi?id=3352
1347 */
1348 return sata_std_hardreset(ap, &dummy);
1349}
1350
1351static void nv_error_handler(struct ata_port *ap)
1352{
1353 ata_bmdma_drive_eh(ap, ata_std_prereset, ata_std_softreset,
1354 nv_hardreset, ata_std_postreset);
1355}
1356
Robert Hancockfbbb2622006-10-27 19:08:41 -07001357static void nv_adma_error_handler(struct ata_port *ap)
1358{
1359 struct nv_adma_port_priv *pp = ap->private_data;
1360 if(!(pp->flags & NV_ADMA_PORT_REGISTER_MODE)) {
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001361 void __iomem *mmio = pp->ctl_block;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001362 int i;
1363 u16 tmp;
1364
1365 u32 notifier = readl(mmio + NV_ADMA_NOTIFIER);
1366 u32 notifier_error = readl(mmio + NV_ADMA_NOTIFIER_ERROR);
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001367 u32 gen_ctl = readl(pp->gen_block + NV_ADMA_GEN_CTL);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001368 u32 status = readw(mmio + NV_ADMA_STAT);
1369
1370 ata_port_printk(ap, KERN_ERR, "EH in ADMA mode, notifier 0x%X "
1371 "notifier_error 0x%X gen_ctl 0x%X status 0x%X\n",
1372 notifier, notifier_error, gen_ctl, status);
1373
1374 for( i=0;i<NV_ADMA_MAX_CPBS;i++) {
1375 struct nv_adma_cpb *cpb = &pp->cpb[i];
1376 if( cpb->ctl_flags || cpb->resp_flags )
1377 ata_port_printk(ap, KERN_ERR,
1378 "CPB %d: ctl_flags 0x%x, resp_flags 0x%x\n",
1379 i, cpb->ctl_flags, cpb->resp_flags);
1380 }
1381
1382 /* Push us back into port register mode for error handling. */
1383 nv_adma_register_mode(ap);
1384
1385 ata_port_printk(ap, KERN_ERR, "Resetting port\n");
1386
1387 /* Mark all of the CPBs as invalid to prevent them from being executed */
1388 for( i=0;i<NV_ADMA_MAX_CPBS;i++)
1389 pp->cpb[i].ctl_flags &= ~NV_CPB_CTL_CPB_VALID;
1390
1391 /* clear CPB fetch count */
1392 writew(0, mmio + NV_ADMA_CPB_COUNT);
1393
1394 /* Reset channel */
1395 tmp = readw(mmio + NV_ADMA_CTL);
1396 writew(tmp | NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
1397 readl( mmio + NV_ADMA_CTL ); /* flush posted write */
1398 udelay(1);
1399 writew(tmp & ~NV_ADMA_CTL_CHANNEL_RESET, mmio + NV_ADMA_CTL);
1400 readl( mmio + NV_ADMA_CTL ); /* flush posted write */
1401 }
1402
1403 ata_bmdma_drive_eh(ap, ata_std_prereset, ata_std_softreset,
1404 nv_hardreset, ata_std_postreset);
1405}
1406
Linus Torvalds1da177e2005-04-16 15:20:36 -07001407static int nv_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
1408{
1409 static int printed_version = 0;
Jeff Garzik29da9f62006-09-25 21:56:33 -04001410 struct ata_port_info *ppi[2];
Linus Torvalds1da177e2005-04-16 15:20:36 -07001411 struct ata_probe_ent *probe_ent;
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001412 struct nv_host_priv *hpriv;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001413 int rc;
1414 u32 bar;
Jeff Garzik02cbd922006-03-22 23:59:46 -05001415 unsigned long base;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001416 unsigned long type = ent->driver_data;
1417 int mask_set = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001418
1419 // Make sure this is a SATA controller by counting the number of bars
1420 // (NVIDIA SATA controllers will always have six bars). Otherwise,
1421 // it's an IDE controller and we ignore it.
1422 for (bar=0; bar<6; bar++)
1423 if (pci_resource_start(pdev, bar) == 0)
1424 return -ENODEV;
1425
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001426 if (!printed_version++)
Jeff Garzika9524a72005-10-30 14:39:11 -05001427 dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001428
Tejun Heo24dc5f32007-01-20 16:00:28 +09001429 rc = pcim_enable_device(pdev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001430 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001431 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001432
1433 rc = pci_request_regions(pdev, DRV_NAME);
1434 if (rc) {
Tejun Heo24dc5f32007-01-20 16:00:28 +09001435 pcim_pin_device(pdev);
1436 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001437 }
1438
Robert Hancockfbbb2622006-10-27 19:08:41 -07001439 if(type >= CK804 && adma_enabled) {
1440 dev_printk(KERN_NOTICE, &pdev->dev, "Using ADMA mode\n");
1441 type = ADMA;
1442 if(!pci_set_dma_mask(pdev, DMA_64BIT_MASK) &&
1443 !pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK))
1444 mask_set = 1;
1445 }
1446
1447 if(!mask_set) {
1448 rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
1449 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001450 return rc;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001451 rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
1452 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001453 return rc;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001454 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001455
1456 rc = -ENOMEM;
1457
Tejun Heo24dc5f32007-01-20 16:00:28 +09001458 hpriv = devm_kzalloc(&pdev->dev, sizeof(*hpriv), GFP_KERNEL);
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001459 if (!hpriv)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001460 return -ENOMEM;
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001461
Robert Hancockfbbb2622006-10-27 19:08:41 -07001462 ppi[0] = ppi[1] = &nv_port_info[type];
Jeff Garzik29da9f62006-09-25 21:56:33 -04001463 probe_ent = ata_pci_init_native_mode(pdev, ppi, ATA_PORT_PRIMARY | ATA_PORT_SECONDARY);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001464 if (!probe_ent)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001465 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001466
Tejun Heo24dc5f32007-01-20 16:00:28 +09001467 probe_ent->mmio_base = pcim_iomap(pdev, 5, 0);
1468 if (!probe_ent->mmio_base)
1469 return -EIO;
1470
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001471 probe_ent->private_data = hpriv;
1472 hpriv->type = type;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001473
Jeff Garzik02cbd922006-03-22 23:59:46 -05001474 base = (unsigned long)probe_ent->mmio_base;
1475
1476 probe_ent->port[0].scr_addr = base + NV_PORT0_SCR_REG_OFFSET;
1477 probe_ent->port[1].scr_addr = base + NV_PORT1_SCR_REG_OFFSET;
1478
Tejun Heoada364e2006-06-17 15:49:56 +09001479 /* enable SATA space for CK804 */
Robert Hancockfbbb2622006-10-27 19:08:41 -07001480 if (type >= CK804) {
Tejun Heoada364e2006-06-17 15:49:56 +09001481 u8 regval;
1482
1483 pci_read_config_byte(pdev, NV_MCP_SATA_CFG_20, &regval);
1484 regval |= NV_MCP_SATA_CFG_20_SATA_SPACE_EN;
1485 pci_write_config_byte(pdev, NV_MCP_SATA_CFG_20, regval);
1486 }
1487
Linus Torvalds1da177e2005-04-16 15:20:36 -07001488 pci_set_master(pdev);
1489
Robert Hancockfbbb2622006-10-27 19:08:41 -07001490 if (type == ADMA) {
1491 rc = nv_adma_host_init(probe_ent);
1492 if (rc)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001493 return rc;
Robert Hancockfbbb2622006-10-27 19:08:41 -07001494 }
1495
Linus Torvalds1da177e2005-04-16 15:20:36 -07001496 rc = ata_device_add(probe_ent);
1497 if (rc != NV_PORTS)
Tejun Heo24dc5f32007-01-20 16:00:28 +09001498 return -ENODEV;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001499
Tejun Heo24dc5f32007-01-20 16:00:28 +09001500 devm_kfree(&pdev->dev, probe_ent);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001501 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001502}
1503
Robert Hancockcdf56bc2007-01-03 18:13:57 -06001504static void nv_remove_one (struct pci_dev *pdev)
1505{
1506 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1507 struct nv_host_priv *hpriv = host->private_data;
1508
1509 ata_pci_remove_one(pdev);
1510 kfree(hpriv);
1511}
1512
1513static int nv_pci_device_resume(struct pci_dev *pdev)
1514{
1515 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1516 struct nv_host_priv *hpriv = host->private_data;
1517
1518 ata_pci_device_do_resume(pdev);
1519
1520 if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
1521 if(hpriv->type >= CK804) {
1522 u8 regval;
1523
1524 pci_read_config_byte(pdev, NV_MCP_SATA_CFG_20, &regval);
1525 regval |= NV_MCP_SATA_CFG_20_SATA_SPACE_EN;
1526 pci_write_config_byte(pdev, NV_MCP_SATA_CFG_20, regval);
1527 }
1528 if(hpriv->type == ADMA) {
1529 u32 tmp32;
1530 struct nv_adma_port_priv *pp;
1531 /* enable/disable ADMA on the ports appropriately */
1532 pci_read_config_dword(pdev, NV_MCP_SATA_CFG_20, &tmp32);
1533
1534 pp = host->ports[0]->private_data;
1535 if(pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE)
1536 tmp32 &= ~(NV_MCP_SATA_CFG_20_PORT0_EN |
1537 NV_MCP_SATA_CFG_20_PORT0_PWB_EN);
1538 else
1539 tmp32 |= (NV_MCP_SATA_CFG_20_PORT0_EN |
1540 NV_MCP_SATA_CFG_20_PORT0_PWB_EN);
1541 pp = host->ports[1]->private_data;
1542 if(pp->flags & NV_ADMA_ATAPI_SETUP_COMPLETE)
1543 tmp32 &= ~(NV_MCP_SATA_CFG_20_PORT1_EN |
1544 NV_MCP_SATA_CFG_20_PORT1_PWB_EN);
1545 else
1546 tmp32 |= (NV_MCP_SATA_CFG_20_PORT1_EN |
1547 NV_MCP_SATA_CFG_20_PORT1_PWB_EN);
1548
1549 pci_write_config_dword(pdev, NV_MCP_SATA_CFG_20, tmp32);
1550 }
1551 }
1552
1553 ata_host_resume(host);
1554
1555 return 0;
1556}
1557
Jeff Garzikcca39742006-08-24 03:19:22 -04001558static void nv_ck804_host_stop(struct ata_host *host)
Tejun Heoada364e2006-06-17 15:49:56 +09001559{
Jeff Garzikcca39742006-08-24 03:19:22 -04001560 struct pci_dev *pdev = to_pci_dev(host->dev);
Tejun Heoada364e2006-06-17 15:49:56 +09001561 u8 regval;
1562
1563 /* disable SATA space for CK804 */
1564 pci_read_config_byte(pdev, NV_MCP_SATA_CFG_20, &regval);
1565 regval &= ~NV_MCP_SATA_CFG_20_SATA_SPACE_EN;
1566 pci_write_config_byte(pdev, NV_MCP_SATA_CFG_20, regval);
Tejun Heoada364e2006-06-17 15:49:56 +09001567}
1568
Robert Hancockfbbb2622006-10-27 19:08:41 -07001569static void nv_adma_host_stop(struct ata_host *host)
1570{
1571 struct pci_dev *pdev = to_pci_dev(host->dev);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001572 u32 tmp32;
1573
Robert Hancockfbbb2622006-10-27 19:08:41 -07001574 /* disable ADMA on the ports */
1575 pci_read_config_dword(pdev, NV_MCP_SATA_CFG_20, &tmp32);
1576 tmp32 &= ~(NV_MCP_SATA_CFG_20_PORT0_EN |
1577 NV_MCP_SATA_CFG_20_PORT0_PWB_EN |
1578 NV_MCP_SATA_CFG_20_PORT1_EN |
1579 NV_MCP_SATA_CFG_20_PORT1_PWB_EN);
1580
1581 pci_write_config_dword(pdev, NV_MCP_SATA_CFG_20, tmp32);
1582
1583 nv_ck804_host_stop(host);
1584}
1585
Linus Torvalds1da177e2005-04-16 15:20:36 -07001586static int __init nv_init(void)
1587{
Pavel Roskinb7887192006-08-10 18:13:18 +09001588 return pci_register_driver(&nv_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001589}
1590
1591static void __exit nv_exit(void)
1592{
1593 pci_unregister_driver(&nv_pci_driver);
1594}
1595
1596module_init(nv_init);
1597module_exit(nv_exit);
Robert Hancockfbbb2622006-10-27 19:08:41 -07001598module_param_named(adma, adma_enabled, bool, 0444);
1599MODULE_PARM_DESC(adma, "Enable use of ADMA (Default: true)");