blob: f174ce0ca36115dc36feec5f047af7bf402e180a [file] [log] [blame]
Marc Zyngierd51d0af2014-06-30 16:01:30 +01001/*
2 * Copyright (C) 2002 ARM Limited, All Rights Reserved.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License version 2 as
6 * published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope that it will be useful,
9 * but WITHOUT ANY WARRANTY; without even the implied warranty of
10 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 * GNU General Public License for more details.
12 *
13 * You should have received a copy of the GNU General Public License
14 * along with this program. If not, see <http://www.gnu.org/licenses/>.
15 */
16
17#include <linux/interrupt.h>
18#include <linux/io.h>
19#include <linux/irq.h>
20#include <linux/irqchip/arm-gic.h>
21
22#include "irq-gic-common.h"
23
Robert Richter67510cc2015-09-21 22:58:37 +020024void gic_enable_quirks(u32 iidr, const struct gic_quirk *quirks,
25 void *data)
26{
27 for (; quirks->desc; quirks++) {
28 if (quirks->iidr != (quirks->mask & iidr))
29 continue;
30 quirks->init(data);
31 pr_info("GIC: enabling workaround for %s\n", quirks->desc);
32 }
33}
34
Liviu Dudaufb7e7de2015-01-20 16:52:59 +000035int gic_configure_irq(unsigned int irq, unsigned int type,
Marc Zyngierd51d0af2014-06-30 16:01:30 +010036 void __iomem *base, void (*sync_access)(void))
37{
Marc Zyngierd51d0af2014-06-30 16:01:30 +010038 u32 confmask = 0x2 << ((irq % 16) * 2);
39 u32 confoff = (irq / 16) * 4;
Liviu Dudaufb7e7de2015-01-20 16:52:59 +000040 u32 val, oldval;
41 int ret = 0;
Marc Zyngierd51d0af2014-06-30 16:01:30 +010042
43 /*
44 * Read current configuration register, and insert the config
45 * for "irq", depending on "type".
46 */
Liviu Dudaufb7e7de2015-01-20 16:52:59 +000047 val = oldval = readl_relaxed(base + GIC_DIST_CONFIG + confoff);
48 if (type & IRQ_TYPE_LEVEL_MASK)
Marc Zyngierd51d0af2014-06-30 16:01:30 +010049 val &= ~confmask;
Liviu Dudaufb7e7de2015-01-20 16:52:59 +000050 else if (type & IRQ_TYPE_EDGE_BOTH)
Marc Zyngierd51d0af2014-06-30 16:01:30 +010051 val |= confmask;
52
53 /*
Marc Zyngierd51d0af2014-06-30 16:01:30 +010054 * Write back the new configuration, and possibly re-enable
Liviu Dudaufb7e7de2015-01-20 16:52:59 +000055 * the interrupt. If we tried to write a new configuration and failed,
56 * return an error.
Marc Zyngierd51d0af2014-06-30 16:01:30 +010057 */
58 writel_relaxed(val, base + GIC_DIST_CONFIG + confoff);
Liviu Dudaufb7e7de2015-01-20 16:52:59 +000059 if (readl_relaxed(base + GIC_DIST_CONFIG + confoff) != val && val != oldval)
60 ret = -EINVAL;
Marc Zyngierd51d0af2014-06-30 16:01:30 +010061
Marc Zyngierd51d0af2014-06-30 16:01:30 +010062 if (sync_access)
63 sync_access();
Liviu Dudaufb7e7de2015-01-20 16:52:59 +000064
65 return ret;
Marc Zyngierd51d0af2014-06-30 16:01:30 +010066}
67
68void __init gic_dist_config(void __iomem *base, int gic_irqs,
69 void (*sync_access)(void))
70{
71 unsigned int i;
72
73 /*
74 * Set all global interrupts to be level triggered, active low.
75 */
76 for (i = 32; i < gic_irqs; i += 16)
Feng Kane5f81532014-07-30 14:56:58 -070077 writel_relaxed(GICD_INT_ACTLOW_LVLTRIG,
78 base + GIC_DIST_CONFIG + i / 4);
Marc Zyngierd51d0af2014-06-30 16:01:30 +010079
80 /*
81 * Set priority on all global interrupts.
82 */
83 for (i = 32; i < gic_irqs; i += 4)
Feng Kane5f81532014-07-30 14:56:58 -070084 writel_relaxed(GICD_INT_DEF_PRI_X4, base + GIC_DIST_PRI + i);
Marc Zyngierd51d0af2014-06-30 16:01:30 +010085
86 /*
Marc Zyngier0eece2b2015-11-16 19:13:26 +000087 * Deactivate and disable all SPIs. Leave the PPI and SGIs
88 * alone as they are in the redistributor registers on GICv3.
Marc Zyngierd51d0af2014-06-30 16:01:30 +010089 */
Marc Zyngier0eece2b2015-11-16 19:13:26 +000090 for (i = 32; i < gic_irqs; i += 32) {
Feng Kane5f81532014-07-30 14:56:58 -070091 writel_relaxed(GICD_INT_EN_CLR_X32,
Marc Zyngier0eece2b2015-11-16 19:13:26 +000092 base + GIC_DIST_ACTIVE_CLEAR + i / 8);
93 writel_relaxed(GICD_INT_EN_CLR_X32,
94 base + GIC_DIST_ENABLE_CLEAR + i / 8);
95 }
Marc Zyngierd51d0af2014-06-30 16:01:30 +010096
97 if (sync_access)
98 sync_access();
99}
100
101void gic_cpu_config(void __iomem *base, void (*sync_access)(void))
102{
103 int i;
104
105 /*
106 * Deal with the banked PPI and SGI interrupts - disable all
107 * PPI interrupts, ensure all SGI interrupts are enabled.
Marc Zyngier0eece2b2015-11-16 19:13:26 +0000108 * Make sure everything is deactivated.
Marc Zyngierd51d0af2014-06-30 16:01:30 +0100109 */
Marc Zyngier0eece2b2015-11-16 19:13:26 +0000110 writel_relaxed(GICD_INT_EN_CLR_X32, base + GIC_DIST_ACTIVE_CLEAR);
Feng Kane5f81532014-07-30 14:56:58 -0700111 writel_relaxed(GICD_INT_EN_CLR_PPI, base + GIC_DIST_ENABLE_CLEAR);
112 writel_relaxed(GICD_INT_EN_SET_SGI, base + GIC_DIST_ENABLE_SET);
Marc Zyngierd51d0af2014-06-30 16:01:30 +0100113
114 /*
115 * Set priority on PPI and SGI interrupts
116 */
117 for (i = 0; i < 32; i += 4)
Feng Kane5f81532014-07-30 14:56:58 -0700118 writel_relaxed(GICD_INT_DEF_PRI_X4,
119 base + GIC_DIST_PRI + i * 4 / 4);
Marc Zyngierd51d0af2014-06-30 16:01:30 +0100120
121 if (sync_access)
122 sync_access();
123}