blob: 60f835455a41ec2186e7197c8aceda4f2625a682 [file] [log] [blame]
Vladimir Zapolskiya49e4902011-04-08 20:40:51 +08001/*
2 * Cryptographic API.
3 *
4 * Support for Samsung S5PV210 HW acceleration.
5 *
6 * Copyright (C) 2011 NetUP Inc. All rights reserved.
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as published
10 * by the Free Software Foundation.
11 *
12 */
13
Vladimir Zapolskiya49e4902011-04-08 20:40:51 +080014#include <linux/err.h>
15#include <linux/module.h>
16#include <linux/init.h>
17#include <linux/errno.h>
18#include <linux/kernel.h>
19#include <linux/clk.h>
20#include <linux/platform_device.h>
21#include <linux/scatterlist.h>
22#include <linux/dma-mapping.h>
23#include <linux/io.h>
Naveen Krishna Chatradhi6b9f16e2014-05-08 21:58:13 +080024#include <linux/of.h>
Vladimir Zapolskiya49e4902011-04-08 20:40:51 +080025#include <linux/crypto.h>
26#include <linux/interrupt.h>
27
28#include <crypto/algapi.h>
29#include <crypto/aes.h>
30#include <crypto/ctr.h>
31
Vladimir Zapolskiya49e4902011-04-08 20:40:51 +080032#define _SBF(s, v) ((v) << (s))
33#define _BIT(b) _SBF(b, 1)
34
35/* Feed control registers */
36#define SSS_REG_FCINTSTAT 0x0000
37#define SSS_FCINTSTAT_BRDMAINT _BIT(3)
38#define SSS_FCINTSTAT_BTDMAINT _BIT(2)
39#define SSS_FCINTSTAT_HRDMAINT _BIT(1)
40#define SSS_FCINTSTAT_PKDMAINT _BIT(0)
41
42#define SSS_REG_FCINTENSET 0x0004
43#define SSS_FCINTENSET_BRDMAINTENSET _BIT(3)
44#define SSS_FCINTENSET_BTDMAINTENSET _BIT(2)
45#define SSS_FCINTENSET_HRDMAINTENSET _BIT(1)
46#define SSS_FCINTENSET_PKDMAINTENSET _BIT(0)
47
48#define SSS_REG_FCINTENCLR 0x0008
49#define SSS_FCINTENCLR_BRDMAINTENCLR _BIT(3)
50#define SSS_FCINTENCLR_BTDMAINTENCLR _BIT(2)
51#define SSS_FCINTENCLR_HRDMAINTENCLR _BIT(1)
52#define SSS_FCINTENCLR_PKDMAINTENCLR _BIT(0)
53
54#define SSS_REG_FCINTPEND 0x000C
55#define SSS_FCINTPEND_BRDMAINTP _BIT(3)
56#define SSS_FCINTPEND_BTDMAINTP _BIT(2)
57#define SSS_FCINTPEND_HRDMAINTP _BIT(1)
58#define SSS_FCINTPEND_PKDMAINTP _BIT(0)
59
60#define SSS_REG_FCFIFOSTAT 0x0010
61#define SSS_FCFIFOSTAT_BRFIFOFUL _BIT(7)
62#define SSS_FCFIFOSTAT_BRFIFOEMP _BIT(6)
63#define SSS_FCFIFOSTAT_BTFIFOFUL _BIT(5)
64#define SSS_FCFIFOSTAT_BTFIFOEMP _BIT(4)
65#define SSS_FCFIFOSTAT_HRFIFOFUL _BIT(3)
66#define SSS_FCFIFOSTAT_HRFIFOEMP _BIT(2)
67#define SSS_FCFIFOSTAT_PKFIFOFUL _BIT(1)
68#define SSS_FCFIFOSTAT_PKFIFOEMP _BIT(0)
69
70#define SSS_REG_FCFIFOCTRL 0x0014
71#define SSS_FCFIFOCTRL_DESSEL _BIT(2)
72#define SSS_HASHIN_INDEPENDENT _SBF(0, 0x00)
73#define SSS_HASHIN_CIPHER_INPUT _SBF(0, 0x01)
74#define SSS_HASHIN_CIPHER_OUTPUT _SBF(0, 0x02)
75
76#define SSS_REG_FCBRDMAS 0x0020
77#define SSS_REG_FCBRDMAL 0x0024
78#define SSS_REG_FCBRDMAC 0x0028
79#define SSS_FCBRDMAC_BYTESWAP _BIT(1)
80#define SSS_FCBRDMAC_FLUSH _BIT(0)
81
82#define SSS_REG_FCBTDMAS 0x0030
83#define SSS_REG_FCBTDMAL 0x0034
84#define SSS_REG_FCBTDMAC 0x0038
85#define SSS_FCBTDMAC_BYTESWAP _BIT(1)
86#define SSS_FCBTDMAC_FLUSH _BIT(0)
87
88#define SSS_REG_FCHRDMAS 0x0040
89#define SSS_REG_FCHRDMAL 0x0044
90#define SSS_REG_FCHRDMAC 0x0048
91#define SSS_FCHRDMAC_BYTESWAP _BIT(1)
92#define SSS_FCHRDMAC_FLUSH _BIT(0)
93
94#define SSS_REG_FCPKDMAS 0x0050
95#define SSS_REG_FCPKDMAL 0x0054
96#define SSS_REG_FCPKDMAC 0x0058
97#define SSS_FCPKDMAC_BYTESWAP _BIT(3)
98#define SSS_FCPKDMAC_DESCEND _BIT(2)
99#define SSS_FCPKDMAC_TRANSMIT _BIT(1)
100#define SSS_FCPKDMAC_FLUSH _BIT(0)
101
102#define SSS_REG_FCPKDMAO 0x005C
103
104/* AES registers */
Naveen Krishna Chatradhi89245102014-05-08 21:58:14 +0800105#define SSS_REG_AES_CONTROL 0x00
Vladimir Zapolskiya49e4902011-04-08 20:40:51 +0800106#define SSS_AES_BYTESWAP_DI _BIT(11)
107#define SSS_AES_BYTESWAP_DO _BIT(10)
108#define SSS_AES_BYTESWAP_IV _BIT(9)
109#define SSS_AES_BYTESWAP_CNT _BIT(8)
110#define SSS_AES_BYTESWAP_KEY _BIT(7)
111#define SSS_AES_KEY_CHANGE_MODE _BIT(6)
112#define SSS_AES_KEY_SIZE_128 _SBF(4, 0x00)
113#define SSS_AES_KEY_SIZE_192 _SBF(4, 0x01)
114#define SSS_AES_KEY_SIZE_256 _SBF(4, 0x02)
115#define SSS_AES_FIFO_MODE _BIT(3)
116#define SSS_AES_CHAIN_MODE_ECB _SBF(1, 0x00)
117#define SSS_AES_CHAIN_MODE_CBC _SBF(1, 0x01)
118#define SSS_AES_CHAIN_MODE_CTR _SBF(1, 0x02)
119#define SSS_AES_MODE_DECRYPT _BIT(0)
120
Naveen Krishna Chatradhi89245102014-05-08 21:58:14 +0800121#define SSS_REG_AES_STATUS 0x04
Vladimir Zapolskiya49e4902011-04-08 20:40:51 +0800122#define SSS_AES_BUSY _BIT(2)
123#define SSS_AES_INPUT_READY _BIT(1)
124#define SSS_AES_OUTPUT_READY _BIT(0)
125
Naveen Krishna Chatradhi89245102014-05-08 21:58:14 +0800126#define SSS_REG_AES_IN_DATA(s) (0x10 + (s << 2))
127#define SSS_REG_AES_OUT_DATA(s) (0x20 + (s << 2))
128#define SSS_REG_AES_IV_DATA(s) (0x30 + (s << 2))
129#define SSS_REG_AES_CNT_DATA(s) (0x40 + (s << 2))
130#define SSS_REG_AES_KEY_DATA(s) (0x80 + (s << 2))
Vladimir Zapolskiya49e4902011-04-08 20:40:51 +0800131
132#define SSS_REG(dev, reg) ((dev)->ioaddr + (SSS_REG_##reg))
133#define SSS_READ(dev, reg) __raw_readl(SSS_REG(dev, reg))
134#define SSS_WRITE(dev, reg, val) __raw_writel((val), SSS_REG(dev, reg))
135
Naveen Krishna Chatradhi89245102014-05-08 21:58:14 +0800136#define SSS_AES_REG(dev, reg) ((dev)->aes_ioaddr + SSS_REG_##reg)
137#define SSS_AES_WRITE(dev, reg, val) __raw_writel((val), \
138 SSS_AES_REG(dev, reg))
139
Vladimir Zapolskiya49e4902011-04-08 20:40:51 +0800140/* HW engine modes */
141#define FLAGS_AES_DECRYPT _BIT(0)
142#define FLAGS_AES_MODE_MASK _SBF(1, 0x03)
143#define FLAGS_AES_CBC _SBF(1, 0x01)
144#define FLAGS_AES_CTR _SBF(1, 0x02)
145
146#define AES_KEY_LEN 16
147#define CRYPTO_QUEUE_LEN 1
148
Naveen Krishna Chatradhi89245102014-05-08 21:58:14 +0800149/**
150 * struct samsung_aes_variant - platform specific SSS driver data
151 * @has_hash_irq: true if SSS module uses hash interrupt, false otherwise
152 * @aes_offset: AES register offset from SSS module's base.
153 *
154 * Specifies platform specific configuration of SSS module.
155 * Note: A structure for driver specific platform data is used for future
156 * expansion of its usage.
157 */
158struct samsung_aes_variant {
159 bool has_hash_irq;
160 unsigned int aes_offset;
161};
162
Vladimir Zapolskiya49e4902011-04-08 20:40:51 +0800163struct s5p_aes_reqctx {
164 unsigned long mode;
165};
166
167struct s5p_aes_ctx {
168 struct s5p_aes_dev *dev;
169
170 uint8_t aes_key[AES_MAX_KEY_SIZE];
171 uint8_t nonce[CTR_RFC3686_NONCE_SIZE];
172 int keylen;
173};
174
175struct s5p_aes_dev {
176 struct device *dev;
177 struct clk *clk;
178 void __iomem *ioaddr;
Naveen Krishna Chatradhi89245102014-05-08 21:58:14 +0800179 void __iomem *aes_ioaddr;
Vladimir Zapolskiya49e4902011-04-08 20:40:51 +0800180 int irq_hash;
181 int irq_fc;
182
183 struct ablkcipher_request *req;
184 struct s5p_aes_ctx *ctx;
185 struct scatterlist *sg_src;
186 struct scatterlist *sg_dst;
187
188 struct tasklet_struct tasklet;
189 struct crypto_queue queue;
190 bool busy;
191 spinlock_t lock;
Naveen Krishna Chatradhi89245102014-05-08 21:58:14 +0800192
193 struct samsung_aes_variant *variant;
Vladimir Zapolskiya49e4902011-04-08 20:40:51 +0800194};
195
196static struct s5p_aes_dev *s5p_dev;
197
Naveen Krishna Chatradhi89245102014-05-08 21:58:14 +0800198static const struct samsung_aes_variant s5p_aes_data = {
199 .has_hash_irq = true,
200 .aes_offset = 0x4000,
201};
202
203static const struct samsung_aes_variant exynos_aes_data = {
204 .has_hash_irq = false,
205 .aes_offset = 0x200,
206};
207
Naveen Krishna Chatradhi6b9f16e2014-05-08 21:58:13 +0800208static const struct of_device_id s5p_sss_dt_match[] = {
Naveen Krishna Chatradhi89245102014-05-08 21:58:14 +0800209 {
210 .compatible = "samsung,s5pv210-secss",
211 .data = &s5p_aes_data,
212 },
213 {
214 .compatible = "samsung,exynos4210-secss",
215 .data = &exynos_aes_data,
216 },
Naveen Krishna Chatradhi6b9f16e2014-05-08 21:58:13 +0800217 { },
218};
219MODULE_DEVICE_TABLE(of, s5p_sss_dt_match);
220
Naveen Krishna Chatradhi89245102014-05-08 21:58:14 +0800221static inline struct samsung_aes_variant *find_s5p_sss_version
222 (struct platform_device *pdev)
223{
224 if (IS_ENABLED(CONFIG_OF) && (pdev->dev.of_node)) {
225 const struct of_device_id *match;
Krzysztof Koz?owski313becd2016-01-11 20:45:50 +0900226
Naveen Krishna Chatradhi89245102014-05-08 21:58:14 +0800227 match = of_match_node(s5p_sss_dt_match,
228 pdev->dev.of_node);
229 return (struct samsung_aes_variant *)match->data;
230 }
231 return (struct samsung_aes_variant *)
232 platform_get_device_id(pdev)->driver_data;
233}
234
Vladimir Zapolskiya49e4902011-04-08 20:40:51 +0800235static void s5p_set_dma_indata(struct s5p_aes_dev *dev, struct scatterlist *sg)
236{
237 SSS_WRITE(dev, FCBRDMAS, sg_dma_address(sg));
238 SSS_WRITE(dev, FCBRDMAL, sg_dma_len(sg));
239}
240
241static void s5p_set_dma_outdata(struct s5p_aes_dev *dev, struct scatterlist *sg)
242{
243 SSS_WRITE(dev, FCBTDMAS, sg_dma_address(sg));
244 SSS_WRITE(dev, FCBTDMAL, sg_dma_len(sg));
245}
246
247static void s5p_aes_complete(struct s5p_aes_dev *dev, int err)
248{
249 /* holding a lock outside */
250 dev->req->base.complete(&dev->req->base, err);
251 dev->busy = false;
252}
253
254static void s5p_unset_outdata(struct s5p_aes_dev *dev)
255{
256 dma_unmap_sg(dev->dev, dev->sg_dst, 1, DMA_FROM_DEVICE);
257}
258
259static void s5p_unset_indata(struct s5p_aes_dev *dev)
260{
261 dma_unmap_sg(dev->dev, dev->sg_src, 1, DMA_TO_DEVICE);
262}
263
264static int s5p_set_outdata(struct s5p_aes_dev *dev, struct scatterlist *sg)
265{
266 int err;
267
268 if (!IS_ALIGNED(sg_dma_len(sg), AES_BLOCK_SIZE)) {
269 err = -EINVAL;
270 goto exit;
271 }
272 if (!sg_dma_len(sg)) {
273 err = -EINVAL;
274 goto exit;
275 }
276
277 err = dma_map_sg(dev->dev, sg, 1, DMA_FROM_DEVICE);
278 if (!err) {
279 err = -ENOMEM;
280 goto exit;
281 }
282
283 dev->sg_dst = sg;
284 err = 0;
285
Krzysztof Kozlowski119c3ab2016-03-22 10:58:23 +0900286exit:
Vladimir Zapolskiya49e4902011-04-08 20:40:51 +0800287 return err;
288}
289
290static int s5p_set_indata(struct s5p_aes_dev *dev, struct scatterlist *sg)
291{
292 int err;
293
294 if (!IS_ALIGNED(sg_dma_len(sg), AES_BLOCK_SIZE)) {
295 err = -EINVAL;
296 goto exit;
297 }
298 if (!sg_dma_len(sg)) {
299 err = -EINVAL;
300 goto exit;
301 }
302
303 err = dma_map_sg(dev->dev, sg, 1, DMA_TO_DEVICE);
304 if (!err) {
305 err = -ENOMEM;
306 goto exit;
307 }
308
309 dev->sg_src = sg;
310 err = 0;
311
Krzysztof Kozlowski119c3ab2016-03-22 10:58:23 +0900312exit:
Vladimir Zapolskiya49e4902011-04-08 20:40:51 +0800313 return err;
314}
315
316static void s5p_aes_tx(struct s5p_aes_dev *dev)
317{
318 int err = 0;
319
320 s5p_unset_outdata(dev);
321
322 if (!sg_is_last(dev->sg_dst)) {
323 err = s5p_set_outdata(dev, sg_next(dev->sg_dst));
324 if (err) {
325 s5p_aes_complete(dev, err);
326 return;
327 }
328
329 s5p_set_dma_outdata(dev, dev->sg_dst);
Naveen Krishna Chatradhidc5e3f12014-05-08 21:58:15 +0800330 } else {
Vladimir Zapolskiya49e4902011-04-08 20:40:51 +0800331 s5p_aes_complete(dev, err);
Naveen Krishna Chatradhidc5e3f12014-05-08 21:58:15 +0800332
333 dev->busy = true;
334 tasklet_schedule(&dev->tasklet);
335 }
Vladimir Zapolskiya49e4902011-04-08 20:40:51 +0800336}
337
338static void s5p_aes_rx(struct s5p_aes_dev *dev)
339{
340 int err;
341
342 s5p_unset_indata(dev);
343
344 if (!sg_is_last(dev->sg_src)) {
345 err = s5p_set_indata(dev, sg_next(dev->sg_src));
346 if (err) {
347 s5p_aes_complete(dev, err);
348 return;
349 }
350
351 s5p_set_dma_indata(dev, dev->sg_src);
352 }
353}
354
355static irqreturn_t s5p_aes_interrupt(int irq, void *dev_id)
356{
357 struct platform_device *pdev = dev_id;
358 struct s5p_aes_dev *dev = platform_get_drvdata(pdev);
359 uint32_t status;
360 unsigned long flags;
361
362 spin_lock_irqsave(&dev->lock, flags);
363
364 if (irq == dev->irq_fc) {
365 status = SSS_READ(dev, FCINTSTAT);
366 if (status & SSS_FCINTSTAT_BRDMAINT)
367 s5p_aes_rx(dev);
368 if (status & SSS_FCINTSTAT_BTDMAINT)
369 s5p_aes_tx(dev);
370
371 SSS_WRITE(dev, FCINTPEND, status);
372 }
373
374 spin_unlock_irqrestore(&dev->lock, flags);
375
376 return IRQ_HANDLED;
377}
378
379static void s5p_set_aes(struct s5p_aes_dev *dev,
380 uint8_t *key, uint8_t *iv, unsigned int keylen)
381{
382 void __iomem *keystart;
383
Naveen Krishna Chatradhi8f9702a2014-05-08 21:58:15 +0800384 if (iv)
Krzysztof Koz?owski1e3012d2016-01-11 20:45:51 +0900385 memcpy_toio(dev->aes_ioaddr + SSS_REG_AES_IV_DATA(0), iv, 0x10);
Vladimir Zapolskiya49e4902011-04-08 20:40:51 +0800386
387 if (keylen == AES_KEYSIZE_256)
Naveen Krishna Chatradhi89245102014-05-08 21:58:14 +0800388 keystart = dev->aes_ioaddr + SSS_REG_AES_KEY_DATA(0);
Vladimir Zapolskiya49e4902011-04-08 20:40:51 +0800389 else if (keylen == AES_KEYSIZE_192)
Naveen Krishna Chatradhi89245102014-05-08 21:58:14 +0800390 keystart = dev->aes_ioaddr + SSS_REG_AES_KEY_DATA(2);
Vladimir Zapolskiya49e4902011-04-08 20:40:51 +0800391 else
Naveen Krishna Chatradhi89245102014-05-08 21:58:14 +0800392 keystart = dev->aes_ioaddr + SSS_REG_AES_KEY_DATA(4);
Vladimir Zapolskiya49e4902011-04-08 20:40:51 +0800393
Krzysztof Koz?owski1e3012d2016-01-11 20:45:51 +0900394 memcpy_toio(keystart, key, keylen);
Vladimir Zapolskiya49e4902011-04-08 20:40:51 +0800395}
396
397static void s5p_aes_crypt_start(struct s5p_aes_dev *dev, unsigned long mode)
398{
399 struct ablkcipher_request *req = dev->req;
Vladimir Zapolskiya49e4902011-04-08 20:40:51 +0800400 uint32_t aes_control;
401 int err;
402 unsigned long flags;
403
404 aes_control = SSS_AES_KEY_CHANGE_MODE;
405 if (mode & FLAGS_AES_DECRYPT)
406 aes_control |= SSS_AES_MODE_DECRYPT;
407
408 if ((mode & FLAGS_AES_MODE_MASK) == FLAGS_AES_CBC)
409 aes_control |= SSS_AES_CHAIN_MODE_CBC;
410 else if ((mode & FLAGS_AES_MODE_MASK) == FLAGS_AES_CTR)
411 aes_control |= SSS_AES_CHAIN_MODE_CTR;
412
413 if (dev->ctx->keylen == AES_KEYSIZE_192)
414 aes_control |= SSS_AES_KEY_SIZE_192;
415 else if (dev->ctx->keylen == AES_KEYSIZE_256)
416 aes_control |= SSS_AES_KEY_SIZE_256;
417
418 aes_control |= SSS_AES_FIFO_MODE;
419
420 /* as a variant it is possible to use byte swapping on DMA side */
421 aes_control |= SSS_AES_BYTESWAP_DI
422 | SSS_AES_BYTESWAP_DO
423 | SSS_AES_BYTESWAP_IV
424 | SSS_AES_BYTESWAP_KEY
425 | SSS_AES_BYTESWAP_CNT;
426
427 spin_lock_irqsave(&dev->lock, flags);
428
429 SSS_WRITE(dev, FCINTENCLR,
430 SSS_FCINTENCLR_BTDMAINTENCLR | SSS_FCINTENCLR_BRDMAINTENCLR);
431 SSS_WRITE(dev, FCFIFOCTRL, 0x00);
432
433 err = s5p_set_indata(dev, req->src);
434 if (err)
435 goto indata_error;
436
437 err = s5p_set_outdata(dev, req->dst);
438 if (err)
439 goto outdata_error;
440
Naveen Krishna Chatradhi89245102014-05-08 21:58:14 +0800441 SSS_AES_WRITE(dev, AES_CONTROL, aes_control);
Vladimir Zapolskiya49e4902011-04-08 20:40:51 +0800442 s5p_set_aes(dev, dev->ctx->aes_key, req->info, dev->ctx->keylen);
443
444 s5p_set_dma_indata(dev, req->src);
445 s5p_set_dma_outdata(dev, req->dst);
446
447 SSS_WRITE(dev, FCINTENSET,
448 SSS_FCINTENSET_BTDMAINTENSET | SSS_FCINTENSET_BRDMAINTENSET);
449
450 spin_unlock_irqrestore(&dev->lock, flags);
451
452 return;
453
Krzysztof Kozlowski119c3ab2016-03-22 10:58:23 +0900454outdata_error:
Vladimir Zapolskiya49e4902011-04-08 20:40:51 +0800455 s5p_unset_indata(dev);
456
Krzysztof Kozlowski119c3ab2016-03-22 10:58:23 +0900457indata_error:
Vladimir Zapolskiya49e4902011-04-08 20:40:51 +0800458 s5p_aes_complete(dev, err);
459 spin_unlock_irqrestore(&dev->lock, flags);
460}
461
462static void s5p_tasklet_cb(unsigned long data)
463{
464 struct s5p_aes_dev *dev = (struct s5p_aes_dev *)data;
465 struct crypto_async_request *async_req, *backlog;
466 struct s5p_aes_reqctx *reqctx;
467 unsigned long flags;
468
469 spin_lock_irqsave(&dev->lock, flags);
470 backlog = crypto_get_backlog(&dev->queue);
471 async_req = crypto_dequeue_request(&dev->queue);
Vladimir Zapolskiya49e4902011-04-08 20:40:51 +0800472
Naveen Krishna Chatradhidc5e3f12014-05-08 21:58:15 +0800473 if (!async_req) {
474 dev->busy = false;
475 spin_unlock_irqrestore(&dev->lock, flags);
Vladimir Zapolskiya49e4902011-04-08 20:40:51 +0800476 return;
Naveen Krishna Chatradhidc5e3f12014-05-08 21:58:15 +0800477 }
478 spin_unlock_irqrestore(&dev->lock, flags);
Vladimir Zapolskiya49e4902011-04-08 20:40:51 +0800479
480 if (backlog)
481 backlog->complete(backlog, -EINPROGRESS);
482
483 dev->req = ablkcipher_request_cast(async_req);
484 dev->ctx = crypto_tfm_ctx(dev->req->base.tfm);
485 reqctx = ablkcipher_request_ctx(dev->req);
486
487 s5p_aes_crypt_start(dev, reqctx->mode);
488}
489
490static int s5p_aes_handle_req(struct s5p_aes_dev *dev,
491 struct ablkcipher_request *req)
492{
493 unsigned long flags;
494 int err;
495
496 spin_lock_irqsave(&dev->lock, flags);
Naveen Krishna Chatradhidc5e3f12014-05-08 21:58:15 +0800497 err = ablkcipher_enqueue_request(&dev->queue, req);
Vladimir Zapolskiya49e4902011-04-08 20:40:51 +0800498 if (dev->busy) {
Vladimir Zapolskiya49e4902011-04-08 20:40:51 +0800499 spin_unlock_irqrestore(&dev->lock, flags);
500 goto exit;
501 }
502 dev->busy = true;
503
Vladimir Zapolskiya49e4902011-04-08 20:40:51 +0800504 spin_unlock_irqrestore(&dev->lock, flags);
505
506 tasklet_schedule(&dev->tasklet);
507
Krzysztof Kozlowski119c3ab2016-03-22 10:58:23 +0900508exit:
Vladimir Zapolskiya49e4902011-04-08 20:40:51 +0800509 return err;
510}
511
512static int s5p_aes_crypt(struct ablkcipher_request *req, unsigned long mode)
513{
514 struct crypto_ablkcipher *tfm = crypto_ablkcipher_reqtfm(req);
515 struct s5p_aes_ctx *ctx = crypto_ablkcipher_ctx(tfm);
516 struct s5p_aes_reqctx *reqctx = ablkcipher_request_ctx(req);
517 struct s5p_aes_dev *dev = ctx->dev;
518
519 if (!IS_ALIGNED(req->nbytes, AES_BLOCK_SIZE)) {
Krzysztof Koz?owski313becd2016-01-11 20:45:50 +0900520 dev_err(dev->dev, "request size is not exact amount of AES blocks\n");
Vladimir Zapolskiya49e4902011-04-08 20:40:51 +0800521 return -EINVAL;
522 }
523
524 reqctx->mode = mode;
525
526 return s5p_aes_handle_req(dev, req);
527}
528
529static int s5p_aes_setkey(struct crypto_ablkcipher *cipher,
530 const uint8_t *key, unsigned int keylen)
531{
532 struct crypto_tfm *tfm = crypto_ablkcipher_tfm(cipher);
533 struct s5p_aes_ctx *ctx = crypto_tfm_ctx(tfm);
534
535 if (keylen != AES_KEYSIZE_128 &&
536 keylen != AES_KEYSIZE_192 &&
537 keylen != AES_KEYSIZE_256)
538 return -EINVAL;
539
540 memcpy(ctx->aes_key, key, keylen);
541 ctx->keylen = keylen;
542
543 return 0;
544}
545
546static int s5p_aes_ecb_encrypt(struct ablkcipher_request *req)
547{
548 return s5p_aes_crypt(req, 0);
549}
550
551static int s5p_aes_ecb_decrypt(struct ablkcipher_request *req)
552{
553 return s5p_aes_crypt(req, FLAGS_AES_DECRYPT);
554}
555
556static int s5p_aes_cbc_encrypt(struct ablkcipher_request *req)
557{
558 return s5p_aes_crypt(req, FLAGS_AES_CBC);
559}
560
561static int s5p_aes_cbc_decrypt(struct ablkcipher_request *req)
562{
563 return s5p_aes_crypt(req, FLAGS_AES_DECRYPT | FLAGS_AES_CBC);
564}
565
566static int s5p_aes_cra_init(struct crypto_tfm *tfm)
567{
Krzysztof Koz?owski313becd2016-01-11 20:45:50 +0900568 struct s5p_aes_ctx *ctx = crypto_tfm_ctx(tfm);
Vladimir Zapolskiya49e4902011-04-08 20:40:51 +0800569
570 ctx->dev = s5p_dev;
571 tfm->crt_ablkcipher.reqsize = sizeof(struct s5p_aes_reqctx);
572
573 return 0;
574}
575
576static struct crypto_alg algs[] = {
577 {
578 .cra_name = "ecb(aes)",
579 .cra_driver_name = "ecb-aes-s5p",
580 .cra_priority = 100,
581 .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
Nikos Mavrogiannopoulosd912bb72011-11-01 13:39:56 +0100582 CRYPTO_ALG_ASYNC |
583 CRYPTO_ALG_KERN_DRIVER_ONLY,
Vladimir Zapolskiya49e4902011-04-08 20:40:51 +0800584 .cra_blocksize = AES_BLOCK_SIZE,
585 .cra_ctxsize = sizeof(struct s5p_aes_ctx),
586 .cra_alignmask = 0x0f,
587 .cra_type = &crypto_ablkcipher_type,
588 .cra_module = THIS_MODULE,
589 .cra_init = s5p_aes_cra_init,
590 .cra_u.ablkcipher = {
591 .min_keysize = AES_MIN_KEY_SIZE,
592 .max_keysize = AES_MAX_KEY_SIZE,
593 .setkey = s5p_aes_setkey,
594 .encrypt = s5p_aes_ecb_encrypt,
595 .decrypt = s5p_aes_ecb_decrypt,
596 }
597 },
598 {
599 .cra_name = "cbc(aes)",
600 .cra_driver_name = "cbc-aes-s5p",
601 .cra_priority = 100,
602 .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
Nikos Mavrogiannopoulosd912bb72011-11-01 13:39:56 +0100603 CRYPTO_ALG_ASYNC |
604 CRYPTO_ALG_KERN_DRIVER_ONLY,
Vladimir Zapolskiya49e4902011-04-08 20:40:51 +0800605 .cra_blocksize = AES_BLOCK_SIZE,
606 .cra_ctxsize = sizeof(struct s5p_aes_ctx),
607 .cra_alignmask = 0x0f,
608 .cra_type = &crypto_ablkcipher_type,
609 .cra_module = THIS_MODULE,
610 .cra_init = s5p_aes_cra_init,
611 .cra_u.ablkcipher = {
612 .min_keysize = AES_MIN_KEY_SIZE,
613 .max_keysize = AES_MAX_KEY_SIZE,
614 .ivsize = AES_BLOCK_SIZE,
615 .setkey = s5p_aes_setkey,
616 .encrypt = s5p_aes_cbc_encrypt,
617 .decrypt = s5p_aes_cbc_decrypt,
618 }
619 },
620};
621
622static int s5p_aes_probe(struct platform_device *pdev)
623{
624 int i, j, err = -ENODEV;
625 struct s5p_aes_dev *pdata;
626 struct device *dev = &pdev->dev;
627 struct resource *res;
Naveen Krishna Chatradhi89245102014-05-08 21:58:14 +0800628 struct samsung_aes_variant *variant;
Vladimir Zapolskiya49e4902011-04-08 20:40:51 +0800629
630 if (s5p_dev)
631 return -EEXIST;
632
Vladimir Zapolskiya49e4902011-04-08 20:40:51 +0800633 pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
634 if (!pdata)
635 return -ENOMEM;
636
Jingoo Han0fdefe22014-02-12 13:24:57 +0900637 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
638 pdata->ioaddr = devm_ioremap_resource(&pdev->dev, res);
639 if (IS_ERR(pdata->ioaddr))
640 return PTR_ERR(pdata->ioaddr);
Vladimir Zapolskiya49e4902011-04-08 20:40:51 +0800641
Naveen Krishna Chatradhi89245102014-05-08 21:58:14 +0800642 variant = find_s5p_sss_version(pdev);
643
Jingoo Han5c22ba62013-01-10 11:05:30 +0900644 pdata->clk = devm_clk_get(dev, "secss");
Vladimir Zapolskiya49e4902011-04-08 20:40:51 +0800645 if (IS_ERR(pdata->clk)) {
646 dev_err(dev, "failed to find secss clock source\n");
647 return -ENOENT;
648 }
649
Naveen Krishna Chatradhic1eb7ef2014-05-08 21:58:15 +0800650 err = clk_prepare_enable(pdata->clk);
651 if (err < 0) {
652 dev_err(dev, "Enabling SSS clk failed, err %d\n", err);
653 return err;
654 }
Vladimir Zapolskiya49e4902011-04-08 20:40:51 +0800655
656 spin_lock_init(&pdata->lock);
Vladimir Zapolskiya49e4902011-04-08 20:40:51 +0800657
Naveen Krishna Chatradhi89245102014-05-08 21:58:14 +0800658 pdata->aes_ioaddr = pdata->ioaddr + variant->aes_offset;
659
Naveen Krishna Chatradhi96fc70b2014-05-08 21:58:12 +0800660 pdata->irq_fc = platform_get_irq(pdev, 0);
Vladimir Zapolskiya49e4902011-04-08 20:40:51 +0800661 if (pdata->irq_fc < 0) {
662 err = pdata->irq_fc;
663 dev_warn(dev, "feed control interrupt is not available.\n");
664 goto err_irq;
665 }
666 err = devm_request_irq(dev, pdata->irq_fc, s5p_aes_interrupt,
667 IRQF_SHARED, pdev->name, pdev);
668 if (err < 0) {
669 dev_warn(dev, "feed control interrupt is not available.\n");
670 goto err_irq;
671 }
672
Naveen Krishna Chatradhi89245102014-05-08 21:58:14 +0800673 if (variant->has_hash_irq) {
674 pdata->irq_hash = platform_get_irq(pdev, 1);
675 if (pdata->irq_hash < 0) {
676 err = pdata->irq_hash;
677 dev_warn(dev, "hash interrupt is not available.\n");
678 goto err_irq;
679 }
680 err = devm_request_irq(dev, pdata->irq_hash, s5p_aes_interrupt,
681 IRQF_SHARED, pdev->name, pdev);
682 if (err < 0) {
683 dev_warn(dev, "hash interrupt is not available.\n");
684 goto err_irq;
685 }
Naveen Krishna Chatradhi96fc70b2014-05-08 21:58:12 +0800686 }
687
Naveen Krishna Chatradhidc5e3f12014-05-08 21:58:15 +0800688 pdata->busy = false;
Naveen Krishna Chatradhi89245102014-05-08 21:58:14 +0800689 pdata->variant = variant;
Vladimir Zapolskiya49e4902011-04-08 20:40:51 +0800690 pdata->dev = dev;
691 platform_set_drvdata(pdev, pdata);
692 s5p_dev = pdata;
693
694 tasklet_init(&pdata->tasklet, s5p_tasklet_cb, (unsigned long)pdata);
695 crypto_init_queue(&pdata->queue, CRYPTO_QUEUE_LEN);
696
697 for (i = 0; i < ARRAY_SIZE(algs); i++) {
Vladimir Zapolskiya49e4902011-04-08 20:40:51 +0800698 err = crypto_register_alg(&algs[i]);
699 if (err)
700 goto err_algs;
701 }
702
Krzysztof Koz?owski313becd2016-01-11 20:45:50 +0900703 dev_info(dev, "s5p-sss driver registered\n");
Vladimir Zapolskiya49e4902011-04-08 20:40:51 +0800704
705 return 0;
706
Krzysztof Kozlowski119c3ab2016-03-22 10:58:23 +0900707err_algs:
Vladimir Zapolskiya49e4902011-04-08 20:40:51 +0800708 dev_err(dev, "can't register '%s': %d\n", algs[i].cra_name, err);
709
710 for (j = 0; j < i; j++)
711 crypto_unregister_alg(&algs[j]);
712
713 tasklet_kill(&pdata->tasklet);
714
Krzysztof Kozlowski119c3ab2016-03-22 10:58:23 +0900715err_irq:
Naveen Krishna Chatradhic1eb7ef2014-05-08 21:58:15 +0800716 clk_disable_unprepare(pdata->clk);
Vladimir Zapolskiya49e4902011-04-08 20:40:51 +0800717
718 s5p_dev = NULL;
Vladimir Zapolskiya49e4902011-04-08 20:40:51 +0800719
720 return err;
721}
722
723static int s5p_aes_remove(struct platform_device *pdev)
724{
725 struct s5p_aes_dev *pdata = platform_get_drvdata(pdev);
726 int i;
727
728 if (!pdata)
729 return -ENODEV;
730
731 for (i = 0; i < ARRAY_SIZE(algs); i++)
732 crypto_unregister_alg(&algs[i]);
733
734 tasklet_kill(&pdata->tasklet);
735
Naveen Krishna Chatradhic1eb7ef2014-05-08 21:58:15 +0800736 clk_disable_unprepare(pdata->clk);
Vladimir Zapolskiya49e4902011-04-08 20:40:51 +0800737
738 s5p_dev = NULL;
Vladimir Zapolskiya49e4902011-04-08 20:40:51 +0800739
740 return 0;
741}
742
743static struct platform_driver s5p_aes_crypto = {
744 .probe = s5p_aes_probe,
745 .remove = s5p_aes_remove,
746 .driver = {
Vladimir Zapolskiya49e4902011-04-08 20:40:51 +0800747 .name = "s5p-secss",
Naveen Krishna Chatradhi6b9f16e2014-05-08 21:58:13 +0800748 .of_match_table = s5p_sss_dt_match,
Vladimir Zapolskiya49e4902011-04-08 20:40:51 +0800749 },
750};
751
Axel Lin741e8c22011-11-26 21:26:19 +0800752module_platform_driver(s5p_aes_crypto);
Vladimir Zapolskiya49e4902011-04-08 20:40:51 +0800753
754MODULE_DESCRIPTION("S5PV210 AES hw acceleration support.");
755MODULE_LICENSE("GPL v2");
756MODULE_AUTHOR("Vladimir Zapolskiy <vzapolskiy@gmail.com>");