blob: 2b6b8e050bd83e99609c03e0f77e18dfa0ab5dfd [file] [log] [blame]
Joerg Roedelb6c02712008-06-26 21:27:53 +02001/*
2 * Copyright (C) 2007-2008 Advanced Micro Devices, Inc.
3 * Author: Joerg Roedel <joerg.roedel@amd.com>
4 * Leo Duran <leo.duran@amd.com>
5 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License version 2 as published
8 * by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
18 */
19
20#include <linux/pci.h>
21#include <linux/gfp.h>
22#include <linux/bitops.h>
23#include <linux/scatterlist.h>
24#include <linux/iommu-helper.h>
25#include <asm/proto.h>
FUJITA Tomonori46a7fa22008-07-11 10:23:42 +090026#include <asm/iommu.h>
Joerg Roedel1d9b16d2008-11-27 18:39:15 +010027#include <asm/gart.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020028#include <asm/amd_iommu_types.h>
Joerg Roedelc6da9922008-06-26 21:28:06 +020029#include <asm/amd_iommu.h>
Joerg Roedelb6c02712008-06-26 21:27:53 +020030
31#define CMD_SET_TYPE(cmd, t) ((cmd)->data[1] |= ((t) << 28))
32
Joerg Roedel136f78a2008-07-11 17:14:27 +020033#define EXIT_LOOP_COUNT 10000000
34
Joerg Roedelb6c02712008-06-26 21:27:53 +020035static DEFINE_RWLOCK(amd_iommu_devtable_lock);
36
Joerg Roedelbd60b732008-09-11 10:24:48 +020037/* A list of preallocated protection domains */
38static LIST_HEAD(iommu_pd_list);
39static DEFINE_SPINLOCK(iommu_pd_list_lock);
40
Joerg Roedel431b2a22008-07-11 17:14:22 +020041/*
42 * general struct to manage commands send to an IOMMU
43 */
Joerg Roedeld6449532008-07-11 17:14:28 +020044struct iommu_cmd {
Joerg Roedelb6c02712008-06-26 21:27:53 +020045 u32 data[4];
46};
47
Joerg Roedelbd0e5212008-06-26 21:27:56 +020048static int dma_ops_unity_map(struct dma_ops_domain *dma_dom,
49 struct unity_map_entry *e);
50
Joerg Roedel431b2a22008-07-11 17:14:22 +020051/* returns !0 if the IOMMU is caching non-present entries in its TLB */
Joerg Roedel4da70b92008-06-26 21:28:01 +020052static int iommu_has_npcache(struct amd_iommu *iommu)
53{
Joerg Roedelae9b9402008-10-30 17:43:57 +010054 return iommu->cap & (1UL << IOMMU_CAP_NPCACHE);
Joerg Roedel4da70b92008-06-26 21:28:01 +020055}
56
Joerg Roedel431b2a22008-07-11 17:14:22 +020057/****************************************************************************
58 *
Joerg Roedela80dc3e2008-09-11 16:51:41 +020059 * Interrupt handling functions
60 *
61 ****************************************************************************/
62
Joerg Roedel90008ee2008-09-09 16:41:05 +020063static void iommu_print_event(void *__evt)
64{
65 u32 *event = __evt;
66 int type = (event[1] >> EVENT_TYPE_SHIFT) & EVENT_TYPE_MASK;
67 int devid = (event[0] >> EVENT_DEVID_SHIFT) & EVENT_DEVID_MASK;
68 int domid = (event[1] >> EVENT_DOMID_SHIFT) & EVENT_DOMID_MASK;
69 int flags = (event[1] >> EVENT_FLAGS_SHIFT) & EVENT_FLAGS_MASK;
70 u64 address = (u64)(((u64)event[3]) << 32) | event[2];
71
72 printk(KERN_ERR "AMD IOMMU: Event logged [");
73
74 switch (type) {
75 case EVENT_TYPE_ILL_DEV:
76 printk("ILLEGAL_DEV_TABLE_ENTRY device=%02x:%02x.%x "
77 "address=0x%016llx flags=0x%04x]\n",
78 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
79 address, flags);
80 break;
81 case EVENT_TYPE_IO_FAULT:
82 printk("IO_PAGE_FAULT device=%02x:%02x.%x "
83 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
84 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
85 domid, address, flags);
86 break;
87 case EVENT_TYPE_DEV_TAB_ERR:
88 printk("DEV_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
89 "address=0x%016llx flags=0x%04x]\n",
90 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
91 address, flags);
92 break;
93 case EVENT_TYPE_PAGE_TAB_ERR:
94 printk("PAGE_TAB_HARDWARE_ERROR device=%02x:%02x.%x "
95 "domain=0x%04x address=0x%016llx flags=0x%04x]\n",
96 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
97 domid, address, flags);
98 break;
99 case EVENT_TYPE_ILL_CMD:
100 printk("ILLEGAL_COMMAND_ERROR address=0x%016llx]\n", address);
101 break;
102 case EVENT_TYPE_CMD_HARD_ERR:
103 printk("COMMAND_HARDWARE_ERROR address=0x%016llx "
104 "flags=0x%04x]\n", address, flags);
105 break;
106 case EVENT_TYPE_IOTLB_INV_TO:
107 printk("IOTLB_INV_TIMEOUT device=%02x:%02x.%x "
108 "address=0x%016llx]\n",
109 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
110 address);
111 break;
112 case EVENT_TYPE_INV_DEV_REQ:
113 printk("INVALID_DEVICE_REQUEST device=%02x:%02x.%x "
114 "address=0x%016llx flags=0x%04x]\n",
115 PCI_BUS(devid), PCI_SLOT(devid), PCI_FUNC(devid),
116 address, flags);
117 break;
118 default:
119 printk(KERN_ERR "UNKNOWN type=0x%02x]\n", type);
120 }
121}
122
123static void iommu_poll_events(struct amd_iommu *iommu)
124{
125 u32 head, tail;
126 unsigned long flags;
127
128 spin_lock_irqsave(&iommu->lock, flags);
129
130 head = readl(iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
131 tail = readl(iommu->mmio_base + MMIO_EVT_TAIL_OFFSET);
132
133 while (head != tail) {
134 iommu_print_event(iommu->evt_buf + head);
135 head = (head + EVENT_ENTRY_SIZE) % iommu->evt_buf_size;
136 }
137
138 writel(head, iommu->mmio_base + MMIO_EVT_HEAD_OFFSET);
139
140 spin_unlock_irqrestore(&iommu->lock, flags);
141}
142
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200143irqreturn_t amd_iommu_int_handler(int irq, void *data)
144{
Joerg Roedel90008ee2008-09-09 16:41:05 +0200145 struct amd_iommu *iommu;
146
147 list_for_each_entry(iommu, &amd_iommu_list, list)
148 iommu_poll_events(iommu);
149
150 return IRQ_HANDLED;
Joerg Roedela80dc3e2008-09-11 16:51:41 +0200151}
152
153/****************************************************************************
154 *
Joerg Roedel431b2a22008-07-11 17:14:22 +0200155 * IOMMU command queuing functions
156 *
157 ****************************************************************************/
158
159/*
160 * Writes the command to the IOMMUs command buffer and informs the
161 * hardware about the new command. Must be called with iommu->lock held.
162 */
Joerg Roedeld6449532008-07-11 17:14:28 +0200163static int __iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200164{
165 u32 tail, head;
166 u8 *target;
167
168 tail = readl(iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
Jiri Kosina8a7c5ef2008-08-19 02:13:55 +0200169 target = iommu->cmd_buf + tail;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200170 memcpy_toio(target, cmd, sizeof(*cmd));
171 tail = (tail + sizeof(*cmd)) % iommu->cmd_buf_size;
172 head = readl(iommu->mmio_base + MMIO_CMD_HEAD_OFFSET);
173 if (tail == head)
174 return -ENOMEM;
175 writel(tail, iommu->mmio_base + MMIO_CMD_TAIL_OFFSET);
176
177 return 0;
178}
179
Joerg Roedel431b2a22008-07-11 17:14:22 +0200180/*
181 * General queuing function for commands. Takes iommu->lock and calls
182 * __iommu_queue_command().
183 */
Joerg Roedeld6449532008-07-11 17:14:28 +0200184static int iommu_queue_command(struct amd_iommu *iommu, struct iommu_cmd *cmd)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200185{
186 unsigned long flags;
187 int ret;
188
189 spin_lock_irqsave(&iommu->lock, flags);
190 ret = __iommu_queue_command(iommu, cmd);
Joerg Roedel09ee17e2008-12-03 12:19:27 +0100191 if (!ret)
192 iommu->need_sync = 1;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200193 spin_unlock_irqrestore(&iommu->lock, flags);
194
195 return ret;
196}
197
Joerg Roedel431b2a22008-07-11 17:14:22 +0200198/*
Joerg Roedel8d201962008-12-02 20:34:41 +0100199 * This function waits until an IOMMU has completed a completion
200 * wait command
Joerg Roedel431b2a22008-07-11 17:14:22 +0200201 */
Joerg Roedel8d201962008-12-02 20:34:41 +0100202static void __iommu_wait_for_completion(struct amd_iommu *iommu)
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200203{
Joerg Roedel8d201962008-12-02 20:34:41 +0100204 int ready = 0;
Joerg Roedel519c31b2008-08-14 19:55:15 +0200205 unsigned status = 0;
Joerg Roedel8d201962008-12-02 20:34:41 +0100206 unsigned long i = 0;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200207
Joerg Roedel136f78a2008-07-11 17:14:27 +0200208 while (!ready && (i < EXIT_LOOP_COUNT)) {
209 ++i;
Joerg Roedel519c31b2008-08-14 19:55:15 +0200210 /* wait for the bit to become one */
211 status = readl(iommu->mmio_base + MMIO_STATUS_OFFSET);
212 ready = status & MMIO_STATUS_COM_WAIT_INT_MASK;
Joerg Roedel136f78a2008-07-11 17:14:27 +0200213 }
214
Joerg Roedel519c31b2008-08-14 19:55:15 +0200215 /* set bit back to zero */
216 status &= ~MMIO_STATUS_COM_WAIT_INT_MASK;
217 writel(status, iommu->mmio_base + MMIO_STATUS_OFFSET);
218
Joerg Roedel84df8172008-12-17 16:36:44 +0100219 if (unlikely(i == EXIT_LOOP_COUNT))
220 panic("AMD IOMMU: Completion wait loop failed\n");
Joerg Roedel8d201962008-12-02 20:34:41 +0100221}
222
223/*
224 * This function queues a completion wait command into the command
225 * buffer of an IOMMU
226 */
227static int __iommu_completion_wait(struct amd_iommu *iommu)
228{
229 struct iommu_cmd cmd;
230
231 memset(&cmd, 0, sizeof(cmd));
232 cmd.data[0] = CMD_COMPL_WAIT_INT_MASK;
233 CMD_SET_TYPE(&cmd, CMD_COMPL_WAIT);
234
235 return __iommu_queue_command(iommu, &cmd);
236}
237
238/*
239 * This function is called whenever we need to ensure that the IOMMU has
240 * completed execution of all commands we sent. It sends a
241 * COMPLETION_WAIT command and waits for it to finish. The IOMMU informs
242 * us about that by writing a value to a physical address we pass with
243 * the command.
244 */
245static int iommu_completion_wait(struct amd_iommu *iommu)
246{
247 int ret = 0;
248 unsigned long flags;
249
250 spin_lock_irqsave(&iommu->lock, flags);
251
252 if (!iommu->need_sync)
253 goto out;
254
255 ret = __iommu_completion_wait(iommu);
256
257 iommu->need_sync = 0;
258
259 if (ret)
260 goto out;
261
262 __iommu_wait_for_completion(iommu);
Joerg Roedel84df8172008-12-17 16:36:44 +0100263
Joerg Roedel7e4f88d2008-09-17 14:19:15 +0200264out:
265 spin_unlock_irqrestore(&iommu->lock, flags);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200266
267 return 0;
268}
269
Joerg Roedel431b2a22008-07-11 17:14:22 +0200270/*
271 * Command send function for invalidating a device table entry
272 */
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200273static int iommu_queue_inv_dev_entry(struct amd_iommu *iommu, u16 devid)
274{
Joerg Roedeld6449532008-07-11 17:14:28 +0200275 struct iommu_cmd cmd;
Joerg Roedelee2fa742008-09-17 13:47:25 +0200276 int ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200277
278 BUG_ON(iommu == NULL);
279
280 memset(&cmd, 0, sizeof(cmd));
281 CMD_SET_TYPE(&cmd, CMD_INV_DEV_ENTRY);
282 cmd.data[0] = devid;
283
Joerg Roedelee2fa742008-09-17 13:47:25 +0200284 ret = iommu_queue_command(iommu, &cmd);
285
Joerg Roedelee2fa742008-09-17 13:47:25 +0200286 return ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200287}
288
Joerg Roedel237b6f32008-12-02 20:54:37 +0100289static void __iommu_build_inv_iommu_pages(struct iommu_cmd *cmd, u64 address,
290 u16 domid, int pde, int s)
291{
292 memset(cmd, 0, sizeof(*cmd));
293 address &= PAGE_MASK;
294 CMD_SET_TYPE(cmd, CMD_INV_IOMMU_PAGES);
295 cmd->data[1] |= domid;
296 cmd->data[2] = lower_32_bits(address);
297 cmd->data[3] = upper_32_bits(address);
298 if (s) /* size bit - we flush more than one 4kb page */
299 cmd->data[2] |= CMD_INV_IOMMU_PAGES_SIZE_MASK;
300 if (pde) /* PDE bit - we wan't flush everything not only the PTEs */
301 cmd->data[2] |= CMD_INV_IOMMU_PAGES_PDE_MASK;
302}
303
Joerg Roedel431b2a22008-07-11 17:14:22 +0200304/*
305 * Generic command send function for invalidaing TLB entries
306 */
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200307static int iommu_queue_inv_iommu_pages(struct amd_iommu *iommu,
308 u64 address, u16 domid, int pde, int s)
309{
Joerg Roedeld6449532008-07-11 17:14:28 +0200310 struct iommu_cmd cmd;
Joerg Roedelee2fa742008-09-17 13:47:25 +0200311 int ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200312
Joerg Roedel237b6f32008-12-02 20:54:37 +0100313 __iommu_build_inv_iommu_pages(&cmd, address, domid, pde, s);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200314
Joerg Roedelee2fa742008-09-17 13:47:25 +0200315 ret = iommu_queue_command(iommu, &cmd);
316
Joerg Roedelee2fa742008-09-17 13:47:25 +0200317 return ret;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200318}
319
Joerg Roedel431b2a22008-07-11 17:14:22 +0200320/*
321 * TLB invalidation function which is called from the mapping functions.
322 * It invalidates a single PTE if the range to flush is within a single
323 * page. Otherwise it flushes the whole TLB of the IOMMU.
324 */
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200325static int iommu_flush_pages(struct amd_iommu *iommu, u16 domid,
326 u64 address, size_t size)
327{
Joerg Roedel999ba412008-07-03 19:35:08 +0200328 int s = 0;
Joerg Roedele3c449f2008-10-15 22:02:11 -0700329 unsigned pages = iommu_num_pages(address, size, PAGE_SIZE);
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200330
331 address &= PAGE_MASK;
332
Joerg Roedel999ba412008-07-03 19:35:08 +0200333 if (pages > 1) {
334 /*
335 * If we have to flush more than one page, flush all
336 * TLB entries for this domain
337 */
338 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
339 s = 1;
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200340 }
341
Joerg Roedel999ba412008-07-03 19:35:08 +0200342 iommu_queue_inv_iommu_pages(iommu, address, domid, 0, s);
343
Joerg Roedela19ae1e2008-06-26 21:27:55 +0200344 return 0;
345}
Joerg Roedelb6c02712008-06-26 21:27:53 +0200346
Joerg Roedel1c655772008-09-04 18:40:05 +0200347/* Flush the whole IO/TLB for a given protection domain */
348static void iommu_flush_tlb(struct amd_iommu *iommu, u16 domid)
349{
350 u64 address = CMD_INV_IOMMU_ALL_PAGES_ADDRESS;
351
352 iommu_queue_inv_iommu_pages(iommu, address, domid, 0, 1);
353}
354
Joerg Roedel43f49602008-12-02 21:01:12 +0100355#ifdef CONFIG_IOMMU_API
356/*
357 * This function is used to flush the IO/TLB for a given protection domain
358 * on every IOMMU in the system
359 */
360static void iommu_flush_domain(u16 domid)
361{
362 unsigned long flags;
363 struct amd_iommu *iommu;
364 struct iommu_cmd cmd;
365
366 __iommu_build_inv_iommu_pages(&cmd, CMD_INV_IOMMU_ALL_PAGES_ADDRESS,
367 domid, 1, 1);
368
369 list_for_each_entry(iommu, &amd_iommu_list, list) {
370 spin_lock_irqsave(&iommu->lock, flags);
371 __iommu_queue_command(iommu, &cmd);
372 __iommu_completion_wait(iommu);
373 __iommu_wait_for_completion(iommu);
374 spin_unlock_irqrestore(&iommu->lock, flags);
375 }
376}
377#endif
378
Joerg Roedel431b2a22008-07-11 17:14:22 +0200379/****************************************************************************
380 *
381 * The functions below are used the create the page table mappings for
382 * unity mapped regions.
383 *
384 ****************************************************************************/
385
386/*
387 * Generic mapping functions. It maps a physical address into a DMA
388 * address space. It allocates the page table pages if necessary.
389 * In the future it can be extended to a generic mapping function
390 * supporting all features of AMD IOMMU page tables like level skipping
391 * and full 64 bit address spaces.
392 */
Joerg Roedel38e817f2008-12-02 17:27:52 +0100393static int iommu_map_page(struct protection_domain *dom,
394 unsigned long bus_addr,
395 unsigned long phys_addr,
396 int prot)
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200397{
398 u64 __pte, *pte, *page;
399
400 bus_addr = PAGE_ALIGN(bus_addr);
Joerg Roedelbb9d4ff2008-12-04 15:59:48 +0100401 phys_addr = PAGE_ALIGN(phys_addr);
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200402
403 /* only support 512GB address spaces for now */
404 if (bus_addr > IOMMU_MAP_SIZE_L3 || !(prot & IOMMU_PROT_MASK))
405 return -EINVAL;
406
407 pte = &dom->pt_root[IOMMU_PTE_L2_INDEX(bus_addr)];
408
409 if (!IOMMU_PTE_PRESENT(*pte)) {
410 page = (u64 *)get_zeroed_page(GFP_KERNEL);
411 if (!page)
412 return -ENOMEM;
413 *pte = IOMMU_L2_PDE(virt_to_phys(page));
414 }
415
416 pte = IOMMU_PTE_PAGE(*pte);
417 pte = &pte[IOMMU_PTE_L1_INDEX(bus_addr)];
418
419 if (!IOMMU_PTE_PRESENT(*pte)) {
420 page = (u64 *)get_zeroed_page(GFP_KERNEL);
421 if (!page)
422 return -ENOMEM;
423 *pte = IOMMU_L1_PDE(virt_to_phys(page));
424 }
425
426 pte = IOMMU_PTE_PAGE(*pte);
427 pte = &pte[IOMMU_PTE_L0_INDEX(bus_addr)];
428
429 if (IOMMU_PTE_PRESENT(*pte))
430 return -EBUSY;
431
432 __pte = phys_addr | IOMMU_PTE_P;
433 if (prot & IOMMU_PROT_IR)
434 __pte |= IOMMU_PTE_IR;
435 if (prot & IOMMU_PROT_IW)
436 __pte |= IOMMU_PTE_IW;
437
438 *pte = __pte;
439
440 return 0;
441}
442
Joerg Roedel431b2a22008-07-11 17:14:22 +0200443/*
444 * This function checks if a specific unity mapping entry is needed for
445 * this specific IOMMU.
446 */
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200447static int iommu_for_unity_map(struct amd_iommu *iommu,
448 struct unity_map_entry *entry)
449{
450 u16 bdf, i;
451
452 for (i = entry->devid_start; i <= entry->devid_end; ++i) {
453 bdf = amd_iommu_alias_table[i];
454 if (amd_iommu_rlookup_table[bdf] == iommu)
455 return 1;
456 }
457
458 return 0;
459}
460
Joerg Roedel431b2a22008-07-11 17:14:22 +0200461/*
462 * Init the unity mappings for a specific IOMMU in the system
463 *
464 * Basically iterates over all unity mapping entries and applies them to
465 * the default domain DMA of that IOMMU if necessary.
466 */
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200467static int iommu_init_unity_mappings(struct amd_iommu *iommu)
468{
469 struct unity_map_entry *entry;
470 int ret;
471
472 list_for_each_entry(entry, &amd_iommu_unity_map, list) {
473 if (!iommu_for_unity_map(iommu, entry))
474 continue;
475 ret = dma_ops_unity_map(iommu->default_dom, entry);
476 if (ret)
477 return ret;
478 }
479
480 return 0;
481}
482
Joerg Roedel431b2a22008-07-11 17:14:22 +0200483/*
484 * This function actually applies the mapping to the page table of the
485 * dma_ops domain.
486 */
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200487static int dma_ops_unity_map(struct dma_ops_domain *dma_dom,
488 struct unity_map_entry *e)
489{
490 u64 addr;
491 int ret;
492
493 for (addr = e->address_start; addr < e->address_end;
494 addr += PAGE_SIZE) {
Joerg Roedel38e817f2008-12-02 17:27:52 +0100495 ret = iommu_map_page(&dma_dom->domain, addr, addr, e->prot);
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200496 if (ret)
497 return ret;
498 /*
499 * if unity mapping is in aperture range mark the page
500 * as allocated in the aperture
501 */
502 if (addr < dma_dom->aperture_size)
503 __set_bit(addr >> PAGE_SHIFT, dma_dom->bitmap);
504 }
505
506 return 0;
507}
508
Joerg Roedel431b2a22008-07-11 17:14:22 +0200509/*
510 * Inits the unity mappings required for a specific device
511 */
Joerg Roedelbd0e5212008-06-26 21:27:56 +0200512static int init_unity_mappings_for_device(struct dma_ops_domain *dma_dom,
513 u16 devid)
514{
515 struct unity_map_entry *e;
516 int ret;
517
518 list_for_each_entry(e, &amd_iommu_unity_map, list) {
519 if (!(devid >= e->devid_start && devid <= e->devid_end))
520 continue;
521 ret = dma_ops_unity_map(dma_dom, e);
522 if (ret)
523 return ret;
524 }
525
526 return 0;
527}
528
Joerg Roedel431b2a22008-07-11 17:14:22 +0200529/****************************************************************************
530 *
531 * The next functions belong to the address allocator for the dma_ops
532 * interface functions. They work like the allocators in the other IOMMU
533 * drivers. Its basically a bitmap which marks the allocated pages in
534 * the aperture. Maybe it could be enhanced in the future to a more
535 * efficient allocator.
536 *
537 ****************************************************************************/
Joerg Roedeld3086442008-06-26 21:27:57 +0200538
Joerg Roedel431b2a22008-07-11 17:14:22 +0200539/*
540 * The address allocator core function.
541 *
542 * called with domain->lock held
543 */
Joerg Roedeld3086442008-06-26 21:27:57 +0200544static unsigned long dma_ops_alloc_addresses(struct device *dev,
545 struct dma_ops_domain *dom,
Joerg Roedel6d4f343f2008-09-04 19:18:02 +0200546 unsigned int pages,
Joerg Roedel832a90c2008-09-18 15:54:23 +0200547 unsigned long align_mask,
548 u64 dma_mask)
Joerg Roedeld3086442008-06-26 21:27:57 +0200549{
FUJITA Tomonori40becd82008-09-29 00:06:36 +0900550 unsigned long limit;
Joerg Roedeld3086442008-06-26 21:27:57 +0200551 unsigned long address;
Joerg Roedeld3086442008-06-26 21:27:57 +0200552 unsigned long boundary_size;
553
554 boundary_size = ALIGN(dma_get_seg_boundary(dev) + 1,
555 PAGE_SIZE) >> PAGE_SHIFT;
FUJITA Tomonori40becd82008-09-29 00:06:36 +0900556 limit = iommu_device_max_index(dom->aperture_size >> PAGE_SHIFT, 0,
557 dma_mask >> PAGE_SHIFT);
Joerg Roedeld3086442008-06-26 21:27:57 +0200558
Joerg Roedel1c655772008-09-04 18:40:05 +0200559 if (dom->next_bit >= limit) {
Joerg Roedeld3086442008-06-26 21:27:57 +0200560 dom->next_bit = 0;
Joerg Roedel1c655772008-09-04 18:40:05 +0200561 dom->need_flush = true;
562 }
Joerg Roedeld3086442008-06-26 21:27:57 +0200563
564 address = iommu_area_alloc(dom->bitmap, limit, dom->next_bit, pages,
Joerg Roedel6d4f343f2008-09-04 19:18:02 +0200565 0 , boundary_size, align_mask);
Joerg Roedel1c655772008-09-04 18:40:05 +0200566 if (address == -1) {
Joerg Roedeld3086442008-06-26 21:27:57 +0200567 address = iommu_area_alloc(dom->bitmap, limit, 0, pages,
Joerg Roedel6d4f343f2008-09-04 19:18:02 +0200568 0, boundary_size, align_mask);
Joerg Roedel1c655772008-09-04 18:40:05 +0200569 dom->need_flush = true;
570 }
Joerg Roedeld3086442008-06-26 21:27:57 +0200571
572 if (likely(address != -1)) {
Joerg Roedeld3086442008-06-26 21:27:57 +0200573 dom->next_bit = address + pages;
574 address <<= PAGE_SHIFT;
575 } else
576 address = bad_dma_address;
577
578 WARN_ON((address + (PAGE_SIZE*pages)) > dom->aperture_size);
579
580 return address;
581}
582
Joerg Roedel431b2a22008-07-11 17:14:22 +0200583/*
584 * The address free function.
585 *
586 * called with domain->lock held
587 */
Joerg Roedeld3086442008-06-26 21:27:57 +0200588static void dma_ops_free_addresses(struct dma_ops_domain *dom,
589 unsigned long address,
590 unsigned int pages)
591{
592 address >>= PAGE_SHIFT;
593 iommu_area_free(dom->bitmap, address, pages);
Joerg Roedel80be3082008-11-06 14:59:05 +0100594
Joerg Roedel8501c452008-11-17 19:11:46 +0100595 if (address >= dom->next_bit)
Joerg Roedel80be3082008-11-06 14:59:05 +0100596 dom->need_flush = true;
Joerg Roedeld3086442008-06-26 21:27:57 +0200597}
598
Joerg Roedel431b2a22008-07-11 17:14:22 +0200599/****************************************************************************
600 *
601 * The next functions belong to the domain allocation. A domain is
602 * allocated for every IOMMU as the default domain. If device isolation
603 * is enabled, every device get its own domain. The most important thing
604 * about domains is the page table mapping the DMA address space they
605 * contain.
606 *
607 ****************************************************************************/
608
Joerg Roedelec487d12008-06-26 21:27:58 +0200609static u16 domain_id_alloc(void)
610{
611 unsigned long flags;
612 int id;
613
614 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
615 id = find_first_zero_bit(amd_iommu_pd_alloc_bitmap, MAX_DOMAIN_ID);
616 BUG_ON(id == 0);
617 if (id > 0 && id < MAX_DOMAIN_ID)
618 __set_bit(id, amd_iommu_pd_alloc_bitmap);
619 else
620 id = 0;
621 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
622
623 return id;
624}
625
Joerg Roedela2acfb72008-12-02 18:28:53 +0100626#ifdef CONFIG_IOMMU_API
627static void domain_id_free(int id)
628{
629 unsigned long flags;
630
631 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
632 if (id > 0 && id < MAX_DOMAIN_ID)
633 __clear_bit(id, amd_iommu_pd_alloc_bitmap);
634 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
635}
636#endif
637
Joerg Roedel431b2a22008-07-11 17:14:22 +0200638/*
639 * Used to reserve address ranges in the aperture (e.g. for exclusion
640 * ranges.
641 */
Joerg Roedelec487d12008-06-26 21:27:58 +0200642static void dma_ops_reserve_addresses(struct dma_ops_domain *dom,
643 unsigned long start_page,
644 unsigned int pages)
645{
646 unsigned int last_page = dom->aperture_size >> PAGE_SHIFT;
647
648 if (start_page + pages > last_page)
649 pages = last_page - start_page;
650
FUJITA Tomonorid26dbc52008-09-22 22:35:07 +0900651 iommu_area_reserve(dom->bitmap, start_page, pages);
Joerg Roedelec487d12008-06-26 21:27:58 +0200652}
653
Joerg Roedel86db2e52008-12-02 18:20:21 +0100654static void free_pagetable(struct protection_domain *domain)
Joerg Roedelec487d12008-06-26 21:27:58 +0200655{
656 int i, j;
657 u64 *p1, *p2, *p3;
658
Joerg Roedel86db2e52008-12-02 18:20:21 +0100659 p1 = domain->pt_root;
Joerg Roedelec487d12008-06-26 21:27:58 +0200660
661 if (!p1)
662 return;
663
664 for (i = 0; i < 512; ++i) {
665 if (!IOMMU_PTE_PRESENT(p1[i]))
666 continue;
667
668 p2 = IOMMU_PTE_PAGE(p1[i]);
Joerg Roedel3cc3d842008-12-04 16:44:31 +0100669 for (j = 0; j < 512; ++j) {
Joerg Roedelec487d12008-06-26 21:27:58 +0200670 if (!IOMMU_PTE_PRESENT(p2[j]))
671 continue;
672 p3 = IOMMU_PTE_PAGE(p2[j]);
673 free_page((unsigned long)p3);
674 }
675
676 free_page((unsigned long)p2);
677 }
678
679 free_page((unsigned long)p1);
Joerg Roedel86db2e52008-12-02 18:20:21 +0100680
681 domain->pt_root = NULL;
Joerg Roedelec487d12008-06-26 21:27:58 +0200682}
683
Joerg Roedel431b2a22008-07-11 17:14:22 +0200684/*
685 * Free a domain, only used if something went wrong in the
686 * allocation path and we need to free an already allocated page table
687 */
Joerg Roedelec487d12008-06-26 21:27:58 +0200688static void dma_ops_domain_free(struct dma_ops_domain *dom)
689{
690 if (!dom)
691 return;
692
Joerg Roedel86db2e52008-12-02 18:20:21 +0100693 free_pagetable(&dom->domain);
Joerg Roedelec487d12008-06-26 21:27:58 +0200694
695 kfree(dom->pte_pages);
696
697 kfree(dom->bitmap);
698
699 kfree(dom);
700}
701
Joerg Roedel431b2a22008-07-11 17:14:22 +0200702/*
703 * Allocates a new protection domain usable for the dma_ops functions.
704 * It also intializes the page table and the address allocator data
705 * structures required for the dma_ops interface
706 */
Joerg Roedelec487d12008-06-26 21:27:58 +0200707static struct dma_ops_domain *dma_ops_domain_alloc(struct amd_iommu *iommu,
708 unsigned order)
709{
710 struct dma_ops_domain *dma_dom;
711 unsigned i, num_pte_pages;
712 u64 *l2_pde;
713 u64 address;
714
715 /*
716 * Currently the DMA aperture must be between 32 MB and 1GB in size
717 */
718 if ((order < 25) || (order > 30))
719 return NULL;
720
721 dma_dom = kzalloc(sizeof(struct dma_ops_domain), GFP_KERNEL);
722 if (!dma_dom)
723 return NULL;
724
725 spin_lock_init(&dma_dom->domain.lock);
726
727 dma_dom->domain.id = domain_id_alloc();
728 if (dma_dom->domain.id == 0)
729 goto free_dma_dom;
730 dma_dom->domain.mode = PAGE_MODE_3_LEVEL;
731 dma_dom->domain.pt_root = (void *)get_zeroed_page(GFP_KERNEL);
732 dma_dom->domain.priv = dma_dom;
733 if (!dma_dom->domain.pt_root)
734 goto free_dma_dom;
735 dma_dom->aperture_size = (1ULL << order);
736 dma_dom->bitmap = kzalloc(dma_dom->aperture_size / (PAGE_SIZE * 8),
737 GFP_KERNEL);
738 if (!dma_dom->bitmap)
739 goto free_dma_dom;
740 /*
741 * mark the first page as allocated so we never return 0 as
742 * a valid dma-address. So we can use 0 as error value
743 */
744 dma_dom->bitmap[0] = 1;
745 dma_dom->next_bit = 0;
746
Joerg Roedel1c655772008-09-04 18:40:05 +0200747 dma_dom->need_flush = false;
Joerg Roedelbd60b732008-09-11 10:24:48 +0200748 dma_dom->target_dev = 0xffff;
Joerg Roedel1c655772008-09-04 18:40:05 +0200749
Joerg Roedel431b2a22008-07-11 17:14:22 +0200750 /* Intialize the exclusion range if necessary */
Joerg Roedelec487d12008-06-26 21:27:58 +0200751 if (iommu->exclusion_start &&
752 iommu->exclusion_start < dma_dom->aperture_size) {
753 unsigned long startpage = iommu->exclusion_start >> PAGE_SHIFT;
Joerg Roedele3c449f2008-10-15 22:02:11 -0700754 int pages = iommu_num_pages(iommu->exclusion_start,
755 iommu->exclusion_length,
756 PAGE_SIZE);
Joerg Roedelec487d12008-06-26 21:27:58 +0200757 dma_ops_reserve_addresses(dma_dom, startpage, pages);
758 }
759
Joerg Roedel431b2a22008-07-11 17:14:22 +0200760 /*
761 * At the last step, build the page tables so we don't need to
762 * allocate page table pages in the dma_ops mapping/unmapping
763 * path.
764 */
Joerg Roedelec487d12008-06-26 21:27:58 +0200765 num_pte_pages = dma_dom->aperture_size / (PAGE_SIZE * 512);
766 dma_dom->pte_pages = kzalloc(num_pte_pages * sizeof(void *),
767 GFP_KERNEL);
768 if (!dma_dom->pte_pages)
769 goto free_dma_dom;
770
771 l2_pde = (u64 *)get_zeroed_page(GFP_KERNEL);
772 if (l2_pde == NULL)
773 goto free_dma_dom;
774
775 dma_dom->domain.pt_root[0] = IOMMU_L2_PDE(virt_to_phys(l2_pde));
776
777 for (i = 0; i < num_pte_pages; ++i) {
778 dma_dom->pte_pages[i] = (u64 *)get_zeroed_page(GFP_KERNEL);
779 if (!dma_dom->pte_pages[i])
780 goto free_dma_dom;
781 address = virt_to_phys(dma_dom->pte_pages[i]);
782 l2_pde[i] = IOMMU_L1_PDE(address);
783 }
784
785 return dma_dom;
786
787free_dma_dom:
788 dma_ops_domain_free(dma_dom);
789
790 return NULL;
791}
792
Joerg Roedel431b2a22008-07-11 17:14:22 +0200793/*
794 * Find out the protection domain structure for a given PCI device. This
795 * will give us the pointer to the page table root for example.
796 */
Joerg Roedelb20ac0d2008-06-26 21:27:59 +0200797static struct protection_domain *domain_for_device(u16 devid)
798{
799 struct protection_domain *dom;
800 unsigned long flags;
801
802 read_lock_irqsave(&amd_iommu_devtable_lock, flags);
803 dom = amd_iommu_pd_table[devid];
804 read_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
805
806 return dom;
807}
808
Joerg Roedel431b2a22008-07-11 17:14:22 +0200809/*
810 * If a device is not yet associated with a domain, this function does
811 * assigns it visible for the hardware
812 */
Joerg Roedelb20ac0d2008-06-26 21:27:59 +0200813static void set_device_domain(struct amd_iommu *iommu,
814 struct protection_domain *domain,
815 u16 devid)
816{
817 unsigned long flags;
818
819 u64 pte_root = virt_to_phys(domain->pt_root);
820
Joerg Roedel38ddf412008-09-11 10:38:32 +0200821 pte_root |= (domain->mode & DEV_ENTRY_MODE_MASK)
822 << DEV_ENTRY_MODE_SHIFT;
823 pte_root |= IOMMU_PTE_IR | IOMMU_PTE_IW | IOMMU_PTE_P | IOMMU_PTE_TV;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +0200824
825 write_lock_irqsave(&amd_iommu_devtable_lock, flags);
Joerg Roedel38ddf412008-09-11 10:38:32 +0200826 amd_iommu_dev_table[devid].data[0] = lower_32_bits(pte_root);
827 amd_iommu_dev_table[devid].data[1] = upper_32_bits(pte_root);
Joerg Roedelb20ac0d2008-06-26 21:27:59 +0200828 amd_iommu_dev_table[devid].data[2] = domain->id;
829
830 amd_iommu_pd_table[devid] = domain;
831 write_unlock_irqrestore(&amd_iommu_devtable_lock, flags);
832
833 iommu_queue_inv_dev_entry(iommu, devid);
Joerg Roedelb20ac0d2008-06-26 21:27:59 +0200834}
835
Joerg Roedel431b2a22008-07-11 17:14:22 +0200836/*****************************************************************************
837 *
838 * The next functions belong to the dma_ops mapping/unmapping code.
839 *
840 *****************************************************************************/
841
842/*
Joerg Roedeldbcc1122008-09-04 15:04:26 +0200843 * This function checks if the driver got a valid device from the caller to
844 * avoid dereferencing invalid pointers.
845 */
846static bool check_device(struct device *dev)
847{
848 if (!dev || !dev->dma_mask)
849 return false;
850
851 return true;
852}
853
854/*
Joerg Roedelbd60b732008-09-11 10:24:48 +0200855 * In this function the list of preallocated protection domains is traversed to
856 * find the domain for a specific device
857 */
858static struct dma_ops_domain *find_protection_domain(u16 devid)
859{
860 struct dma_ops_domain *entry, *ret = NULL;
861 unsigned long flags;
862
863 if (list_empty(&iommu_pd_list))
864 return NULL;
865
866 spin_lock_irqsave(&iommu_pd_list_lock, flags);
867
868 list_for_each_entry(entry, &iommu_pd_list, list) {
869 if (entry->target_dev == devid) {
870 ret = entry;
Joerg Roedelbd60b732008-09-11 10:24:48 +0200871 break;
872 }
873 }
874
875 spin_unlock_irqrestore(&iommu_pd_list_lock, flags);
876
877 return ret;
878}
879
880/*
Joerg Roedel431b2a22008-07-11 17:14:22 +0200881 * In the dma_ops path we only have the struct device. This function
882 * finds the corresponding IOMMU, the protection domain and the
883 * requestor id for a given device.
884 * If the device is not yet associated with a domain this is also done
885 * in this function.
886 */
Joerg Roedelb20ac0d2008-06-26 21:27:59 +0200887static int get_device_resources(struct device *dev,
888 struct amd_iommu **iommu,
889 struct protection_domain **domain,
890 u16 *bdf)
891{
892 struct dma_ops_domain *dma_dom;
893 struct pci_dev *pcidev;
894 u16 _bdf;
895
Joerg Roedeldbcc1122008-09-04 15:04:26 +0200896 *iommu = NULL;
897 *domain = NULL;
898 *bdf = 0xffff;
899
900 if (dev->bus != &pci_bus_type)
901 return 0;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +0200902
903 pcidev = to_pci_dev(dev);
Joerg Roedeld591b0a2008-07-11 17:14:35 +0200904 _bdf = calc_devid(pcidev->bus->number, pcidev->devfn);
Joerg Roedelb20ac0d2008-06-26 21:27:59 +0200905
Joerg Roedel431b2a22008-07-11 17:14:22 +0200906 /* device not translated by any IOMMU in the system? */
Joerg Roedeldbcc1122008-09-04 15:04:26 +0200907 if (_bdf > amd_iommu_last_bdf)
Joerg Roedelb20ac0d2008-06-26 21:27:59 +0200908 return 0;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +0200909
910 *bdf = amd_iommu_alias_table[_bdf];
911
912 *iommu = amd_iommu_rlookup_table[*bdf];
913 if (*iommu == NULL)
914 return 0;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +0200915 *domain = domain_for_device(*bdf);
916 if (*domain == NULL) {
Joerg Roedelbd60b732008-09-11 10:24:48 +0200917 dma_dom = find_protection_domain(*bdf);
918 if (!dma_dom)
919 dma_dom = (*iommu)->default_dom;
Joerg Roedelb20ac0d2008-06-26 21:27:59 +0200920 *domain = &dma_dom->domain;
921 set_device_domain(*iommu, *domain, *bdf);
922 printk(KERN_INFO "AMD IOMMU: Using protection domain %d for "
923 "device ", (*domain)->id);
924 print_devid(_bdf, 1);
925 }
926
Joerg Roedelf91ba192008-11-25 12:56:12 +0100927 if (domain_for_device(_bdf) == NULL)
928 set_device_domain(*iommu, *domain, _bdf);
929
Joerg Roedelb20ac0d2008-06-26 21:27:59 +0200930 return 1;
931}
932
Joerg Roedel431b2a22008-07-11 17:14:22 +0200933/*
934 * This is the generic map function. It maps one 4kb page at paddr to
935 * the given address in the DMA address space for the domain.
936 */
Joerg Roedelcb76c322008-06-26 21:28:00 +0200937static dma_addr_t dma_ops_domain_map(struct amd_iommu *iommu,
938 struct dma_ops_domain *dom,
939 unsigned long address,
940 phys_addr_t paddr,
941 int direction)
942{
943 u64 *pte, __pte;
944
945 WARN_ON(address > dom->aperture_size);
946
947 paddr &= PAGE_MASK;
948
949 pte = dom->pte_pages[IOMMU_PTE_L1_INDEX(address)];
950 pte += IOMMU_PTE_L0_INDEX(address);
951
952 __pte = paddr | IOMMU_PTE_P | IOMMU_PTE_FC;
953
954 if (direction == DMA_TO_DEVICE)
955 __pte |= IOMMU_PTE_IR;
956 else if (direction == DMA_FROM_DEVICE)
957 __pte |= IOMMU_PTE_IW;
958 else if (direction == DMA_BIDIRECTIONAL)
959 __pte |= IOMMU_PTE_IR | IOMMU_PTE_IW;
960
961 WARN_ON(*pte);
962
963 *pte = __pte;
964
965 return (dma_addr_t)address;
966}
967
Joerg Roedel431b2a22008-07-11 17:14:22 +0200968/*
969 * The generic unmapping function for on page in the DMA address space.
970 */
Joerg Roedelcb76c322008-06-26 21:28:00 +0200971static void dma_ops_domain_unmap(struct amd_iommu *iommu,
972 struct dma_ops_domain *dom,
973 unsigned long address)
974{
975 u64 *pte;
976
977 if (address >= dom->aperture_size)
978 return;
979
Joerg Roedel8ad909c2008-12-08 14:37:20 +0100980 WARN_ON(address & ~PAGE_MASK || address >= dom->aperture_size);
Joerg Roedelcb76c322008-06-26 21:28:00 +0200981
982 pte = dom->pte_pages[IOMMU_PTE_L1_INDEX(address)];
983 pte += IOMMU_PTE_L0_INDEX(address);
984
985 WARN_ON(!*pte);
986
987 *pte = 0ULL;
988}
989
Joerg Roedel431b2a22008-07-11 17:14:22 +0200990/*
991 * This function contains common code for mapping of a physically
Joerg Roedel24f81162008-12-08 14:25:39 +0100992 * contiguous memory region into DMA address space. It is used by all
993 * mapping functions provided with this IOMMU driver.
Joerg Roedel431b2a22008-07-11 17:14:22 +0200994 * Must be called with the domain lock held.
995 */
Joerg Roedelcb76c322008-06-26 21:28:00 +0200996static dma_addr_t __map_single(struct device *dev,
997 struct amd_iommu *iommu,
998 struct dma_ops_domain *dma_dom,
999 phys_addr_t paddr,
1000 size_t size,
Joerg Roedel6d4f343f2008-09-04 19:18:02 +02001001 int dir,
Joerg Roedel832a90c2008-09-18 15:54:23 +02001002 bool align,
1003 u64 dma_mask)
Joerg Roedelcb76c322008-06-26 21:28:00 +02001004{
1005 dma_addr_t offset = paddr & ~PAGE_MASK;
1006 dma_addr_t address, start;
1007 unsigned int pages;
Joerg Roedel6d4f343f2008-09-04 19:18:02 +02001008 unsigned long align_mask = 0;
Joerg Roedelcb76c322008-06-26 21:28:00 +02001009 int i;
1010
Joerg Roedele3c449f2008-10-15 22:02:11 -07001011 pages = iommu_num_pages(paddr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02001012 paddr &= PAGE_MASK;
1013
Joerg Roedel6d4f343f2008-09-04 19:18:02 +02001014 if (align)
1015 align_mask = (1UL << get_order(size)) - 1;
1016
Joerg Roedel832a90c2008-09-18 15:54:23 +02001017 address = dma_ops_alloc_addresses(dev, dma_dom, pages, align_mask,
1018 dma_mask);
Joerg Roedelcb76c322008-06-26 21:28:00 +02001019 if (unlikely(address == bad_dma_address))
1020 goto out;
1021
1022 start = address;
1023 for (i = 0; i < pages; ++i) {
1024 dma_ops_domain_map(iommu, dma_dom, start, paddr, dir);
1025 paddr += PAGE_SIZE;
1026 start += PAGE_SIZE;
1027 }
1028 address += offset;
1029
FUJITA Tomonoriafa9fdc2008-09-20 01:23:30 +09001030 if (unlikely(dma_dom->need_flush && !amd_iommu_unmap_flush)) {
Joerg Roedel1c655772008-09-04 18:40:05 +02001031 iommu_flush_tlb(iommu, dma_dom->domain.id);
1032 dma_dom->need_flush = false;
1033 } else if (unlikely(iommu_has_npcache(iommu)))
Joerg Roedel270cab242008-09-04 15:49:46 +02001034 iommu_flush_pages(iommu, dma_dom->domain.id, address, size);
1035
Joerg Roedelcb76c322008-06-26 21:28:00 +02001036out:
1037 return address;
1038}
1039
Joerg Roedel431b2a22008-07-11 17:14:22 +02001040/*
1041 * Does the reverse of the __map_single function. Must be called with
1042 * the domain lock held too
1043 */
Joerg Roedelcb76c322008-06-26 21:28:00 +02001044static void __unmap_single(struct amd_iommu *iommu,
1045 struct dma_ops_domain *dma_dom,
1046 dma_addr_t dma_addr,
1047 size_t size,
1048 int dir)
1049{
1050 dma_addr_t i, start;
1051 unsigned int pages;
1052
Joerg Roedelb8d99052008-12-08 14:40:26 +01001053 if ((dma_addr == bad_dma_address) ||
1054 (dma_addr + size > dma_dom->aperture_size))
Joerg Roedelcb76c322008-06-26 21:28:00 +02001055 return;
1056
Joerg Roedele3c449f2008-10-15 22:02:11 -07001057 pages = iommu_num_pages(dma_addr, size, PAGE_SIZE);
Joerg Roedelcb76c322008-06-26 21:28:00 +02001058 dma_addr &= PAGE_MASK;
1059 start = dma_addr;
1060
1061 for (i = 0; i < pages; ++i) {
1062 dma_ops_domain_unmap(iommu, dma_dom, start);
1063 start += PAGE_SIZE;
1064 }
1065
1066 dma_ops_free_addresses(dma_dom, dma_addr, pages);
Joerg Roedel270cab242008-09-04 15:49:46 +02001067
Joerg Roedel80be3082008-11-06 14:59:05 +01001068 if (amd_iommu_unmap_flush || dma_dom->need_flush) {
Joerg Roedel1c655772008-09-04 18:40:05 +02001069 iommu_flush_pages(iommu, dma_dom->domain.id, dma_addr, size);
Joerg Roedel80be3082008-11-06 14:59:05 +01001070 dma_dom->need_flush = false;
1071 }
Joerg Roedelcb76c322008-06-26 21:28:00 +02001072}
1073
Joerg Roedel431b2a22008-07-11 17:14:22 +02001074/*
1075 * The exported map_single function for dma_ops.
1076 */
Joerg Roedel4da70b92008-06-26 21:28:01 +02001077static dma_addr_t map_single(struct device *dev, phys_addr_t paddr,
1078 size_t size, int dir)
1079{
1080 unsigned long flags;
1081 struct amd_iommu *iommu;
1082 struct protection_domain *domain;
1083 u16 devid;
1084 dma_addr_t addr;
Joerg Roedel832a90c2008-09-18 15:54:23 +02001085 u64 dma_mask;
Joerg Roedel4da70b92008-06-26 21:28:01 +02001086
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001087 if (!check_device(dev))
1088 return bad_dma_address;
1089
Joerg Roedel832a90c2008-09-18 15:54:23 +02001090 dma_mask = *dev->dma_mask;
Joerg Roedel4da70b92008-06-26 21:28:01 +02001091
1092 get_device_resources(dev, &iommu, &domain, &devid);
1093
1094 if (iommu == NULL || domain == NULL)
Joerg Roedel431b2a22008-07-11 17:14:22 +02001095 /* device not handled by any AMD IOMMU */
Joerg Roedel4da70b92008-06-26 21:28:01 +02001096 return (dma_addr_t)paddr;
1097
1098 spin_lock_irqsave(&domain->lock, flags);
Joerg Roedel832a90c2008-09-18 15:54:23 +02001099 addr = __map_single(dev, iommu, domain->priv, paddr, size, dir, false,
1100 dma_mask);
Joerg Roedel4da70b92008-06-26 21:28:01 +02001101 if (addr == bad_dma_address)
1102 goto out;
1103
Joerg Roedel09ee17e2008-12-03 12:19:27 +01001104 iommu_completion_wait(iommu);
Joerg Roedel4da70b92008-06-26 21:28:01 +02001105
1106out:
1107 spin_unlock_irqrestore(&domain->lock, flags);
1108
1109 return addr;
1110}
1111
Joerg Roedel431b2a22008-07-11 17:14:22 +02001112/*
1113 * The exported unmap_single function for dma_ops.
1114 */
Joerg Roedel4da70b92008-06-26 21:28:01 +02001115static void unmap_single(struct device *dev, dma_addr_t dma_addr,
1116 size_t size, int dir)
1117{
1118 unsigned long flags;
1119 struct amd_iommu *iommu;
1120 struct protection_domain *domain;
1121 u16 devid;
1122
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001123 if (!check_device(dev) ||
1124 !get_device_resources(dev, &iommu, &domain, &devid))
Joerg Roedel431b2a22008-07-11 17:14:22 +02001125 /* device not handled by any AMD IOMMU */
Joerg Roedel4da70b92008-06-26 21:28:01 +02001126 return;
1127
1128 spin_lock_irqsave(&domain->lock, flags);
1129
1130 __unmap_single(iommu, domain->priv, dma_addr, size, dir);
1131
Joerg Roedel09ee17e2008-12-03 12:19:27 +01001132 iommu_completion_wait(iommu);
Joerg Roedel4da70b92008-06-26 21:28:01 +02001133
1134 spin_unlock_irqrestore(&domain->lock, flags);
1135}
1136
Joerg Roedel431b2a22008-07-11 17:14:22 +02001137/*
1138 * This is a special map_sg function which is used if we should map a
1139 * device which is not handled by an AMD IOMMU in the system.
1140 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02001141static int map_sg_no_iommu(struct device *dev, struct scatterlist *sglist,
1142 int nelems, int dir)
1143{
1144 struct scatterlist *s;
1145 int i;
1146
1147 for_each_sg(sglist, s, nelems, i) {
1148 s->dma_address = (dma_addr_t)sg_phys(s);
1149 s->dma_length = s->length;
1150 }
1151
1152 return nelems;
1153}
1154
Joerg Roedel431b2a22008-07-11 17:14:22 +02001155/*
1156 * The exported map_sg function for dma_ops (handles scatter-gather
1157 * lists).
1158 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02001159static int map_sg(struct device *dev, struct scatterlist *sglist,
1160 int nelems, int dir)
1161{
1162 unsigned long flags;
1163 struct amd_iommu *iommu;
1164 struct protection_domain *domain;
1165 u16 devid;
1166 int i;
1167 struct scatterlist *s;
1168 phys_addr_t paddr;
1169 int mapped_elems = 0;
Joerg Roedel832a90c2008-09-18 15:54:23 +02001170 u64 dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02001171
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001172 if (!check_device(dev))
1173 return 0;
1174
Joerg Roedel832a90c2008-09-18 15:54:23 +02001175 dma_mask = *dev->dma_mask;
Joerg Roedel65b050a2008-06-26 21:28:02 +02001176
1177 get_device_resources(dev, &iommu, &domain, &devid);
1178
1179 if (!iommu || !domain)
1180 return map_sg_no_iommu(dev, sglist, nelems, dir);
1181
1182 spin_lock_irqsave(&domain->lock, flags);
1183
1184 for_each_sg(sglist, s, nelems, i) {
1185 paddr = sg_phys(s);
1186
1187 s->dma_address = __map_single(dev, iommu, domain->priv,
Joerg Roedel832a90c2008-09-18 15:54:23 +02001188 paddr, s->length, dir, false,
1189 dma_mask);
Joerg Roedel65b050a2008-06-26 21:28:02 +02001190
1191 if (s->dma_address) {
1192 s->dma_length = s->length;
1193 mapped_elems++;
1194 } else
1195 goto unmap;
Joerg Roedel65b050a2008-06-26 21:28:02 +02001196 }
1197
Joerg Roedel09ee17e2008-12-03 12:19:27 +01001198 iommu_completion_wait(iommu);
Joerg Roedel65b050a2008-06-26 21:28:02 +02001199
1200out:
1201 spin_unlock_irqrestore(&domain->lock, flags);
1202
1203 return mapped_elems;
1204unmap:
1205 for_each_sg(sglist, s, mapped_elems, i) {
1206 if (s->dma_address)
1207 __unmap_single(iommu, domain->priv, s->dma_address,
1208 s->dma_length, dir);
1209 s->dma_address = s->dma_length = 0;
1210 }
1211
1212 mapped_elems = 0;
1213
1214 goto out;
1215}
1216
Joerg Roedel431b2a22008-07-11 17:14:22 +02001217/*
1218 * The exported map_sg function for dma_ops (handles scatter-gather
1219 * lists).
1220 */
Joerg Roedel65b050a2008-06-26 21:28:02 +02001221static void unmap_sg(struct device *dev, struct scatterlist *sglist,
1222 int nelems, int dir)
1223{
1224 unsigned long flags;
1225 struct amd_iommu *iommu;
1226 struct protection_domain *domain;
1227 struct scatterlist *s;
1228 u16 devid;
1229 int i;
1230
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001231 if (!check_device(dev) ||
1232 !get_device_resources(dev, &iommu, &domain, &devid))
Joerg Roedel65b050a2008-06-26 21:28:02 +02001233 return;
1234
1235 spin_lock_irqsave(&domain->lock, flags);
1236
1237 for_each_sg(sglist, s, nelems, i) {
1238 __unmap_single(iommu, domain->priv, s->dma_address,
1239 s->dma_length, dir);
Joerg Roedel65b050a2008-06-26 21:28:02 +02001240 s->dma_address = s->dma_length = 0;
1241 }
1242
Joerg Roedel09ee17e2008-12-03 12:19:27 +01001243 iommu_completion_wait(iommu);
Joerg Roedel65b050a2008-06-26 21:28:02 +02001244
1245 spin_unlock_irqrestore(&domain->lock, flags);
1246}
1247
Joerg Roedel431b2a22008-07-11 17:14:22 +02001248/*
1249 * The exported alloc_coherent function for dma_ops.
1250 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001251static void *alloc_coherent(struct device *dev, size_t size,
1252 dma_addr_t *dma_addr, gfp_t flag)
1253{
1254 unsigned long flags;
1255 void *virt_addr;
1256 struct amd_iommu *iommu;
1257 struct protection_domain *domain;
1258 u16 devid;
1259 phys_addr_t paddr;
Joerg Roedel832a90c2008-09-18 15:54:23 +02001260 u64 dma_mask = dev->coherent_dma_mask;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001261
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001262 if (!check_device(dev))
1263 return NULL;
1264
FUJITA Tomonori13d9fea2008-09-10 20:19:40 +09001265 if (!get_device_resources(dev, &iommu, &domain, &devid))
1266 flag &= ~(__GFP_DMA | __GFP_HIGHMEM | __GFP_DMA32);
1267
Joerg Roedelc97ac532008-09-11 10:59:15 +02001268 flag |= __GFP_ZERO;
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001269 virt_addr = (void *)__get_free_pages(flag, get_order(size));
1270 if (!virt_addr)
1271 return 0;
1272
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001273 paddr = virt_to_phys(virt_addr);
1274
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001275 if (!iommu || !domain) {
1276 *dma_addr = (dma_addr_t)paddr;
1277 return virt_addr;
1278 }
1279
Joerg Roedel832a90c2008-09-18 15:54:23 +02001280 if (!dma_mask)
1281 dma_mask = *dev->dma_mask;
1282
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001283 spin_lock_irqsave(&domain->lock, flags);
1284
1285 *dma_addr = __map_single(dev, iommu, domain->priv, paddr,
Joerg Roedel832a90c2008-09-18 15:54:23 +02001286 size, DMA_BIDIRECTIONAL, true, dma_mask);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001287
1288 if (*dma_addr == bad_dma_address) {
1289 free_pages((unsigned long)virt_addr, get_order(size));
1290 virt_addr = NULL;
1291 goto out;
1292 }
1293
Joerg Roedel09ee17e2008-12-03 12:19:27 +01001294 iommu_completion_wait(iommu);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001295
1296out:
1297 spin_unlock_irqrestore(&domain->lock, flags);
1298
1299 return virt_addr;
1300}
1301
Joerg Roedel431b2a22008-07-11 17:14:22 +02001302/*
1303 * The exported free_coherent function for dma_ops.
Joerg Roedel431b2a22008-07-11 17:14:22 +02001304 */
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001305static void free_coherent(struct device *dev, size_t size,
1306 void *virt_addr, dma_addr_t dma_addr)
1307{
1308 unsigned long flags;
1309 struct amd_iommu *iommu;
1310 struct protection_domain *domain;
1311 u16 devid;
1312
Joerg Roedeldbcc1122008-09-04 15:04:26 +02001313 if (!check_device(dev))
1314 return;
1315
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001316 get_device_resources(dev, &iommu, &domain, &devid);
1317
1318 if (!iommu || !domain)
1319 goto free_mem;
1320
1321 spin_lock_irqsave(&domain->lock, flags);
1322
1323 __unmap_single(iommu, domain->priv, dma_addr, size, DMA_BIDIRECTIONAL);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001324
Joerg Roedel09ee17e2008-12-03 12:19:27 +01001325 iommu_completion_wait(iommu);
Joerg Roedel5d8b53c2008-06-26 21:28:03 +02001326
1327 spin_unlock_irqrestore(&domain->lock, flags);
1328
1329free_mem:
1330 free_pages((unsigned long)virt_addr, get_order(size));
1331}
1332
Joerg Roedelc432f3d2008-06-26 21:28:04 +02001333/*
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02001334 * This function is called by the DMA layer to find out if we can handle a
1335 * particular device. It is part of the dma_ops.
1336 */
1337static int amd_iommu_dma_supported(struct device *dev, u64 mask)
1338{
1339 u16 bdf;
1340 struct pci_dev *pcidev;
1341
1342 /* No device or no PCI device */
1343 if (!dev || dev->bus != &pci_bus_type)
1344 return 0;
1345
1346 pcidev = to_pci_dev(dev);
1347
1348 bdf = calc_devid(pcidev->bus->number, pcidev->devfn);
1349
1350 /* Out of our scope? */
1351 if (bdf > amd_iommu_last_bdf)
1352 return 0;
1353
1354 return 1;
1355}
1356
1357/*
Joerg Roedel431b2a22008-07-11 17:14:22 +02001358 * The function for pre-allocating protection domains.
1359 *
Joerg Roedelc432f3d2008-06-26 21:28:04 +02001360 * If the driver core informs the DMA layer if a driver grabs a device
1361 * we don't need to preallocate the protection domains anymore.
1362 * For now we have to.
1363 */
1364void prealloc_protection_domains(void)
1365{
1366 struct pci_dev *dev = NULL;
1367 struct dma_ops_domain *dma_dom;
1368 struct amd_iommu *iommu;
1369 int order = amd_iommu_aperture_order;
1370 u16 devid;
1371
1372 while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
1373 devid = (dev->bus->number << 8) | dev->devfn;
Joerg Roedel3a61ec32008-07-25 13:07:50 +02001374 if (devid > amd_iommu_last_bdf)
Joerg Roedelc432f3d2008-06-26 21:28:04 +02001375 continue;
1376 devid = amd_iommu_alias_table[devid];
1377 if (domain_for_device(devid))
1378 continue;
1379 iommu = amd_iommu_rlookup_table[devid];
1380 if (!iommu)
1381 continue;
1382 dma_dom = dma_ops_domain_alloc(iommu, order);
1383 if (!dma_dom)
1384 continue;
1385 init_unity_mappings_for_device(dma_dom, devid);
Joerg Roedelbd60b732008-09-11 10:24:48 +02001386 dma_dom->target_dev = devid;
1387
1388 list_add_tail(&dma_dom->list, &iommu_pd_list);
Joerg Roedelc432f3d2008-06-26 21:28:04 +02001389 }
1390}
1391
Joerg Roedel6631ee92008-06-26 21:28:05 +02001392static struct dma_mapping_ops amd_iommu_dma_ops = {
1393 .alloc_coherent = alloc_coherent,
1394 .free_coherent = free_coherent,
1395 .map_single = map_single,
1396 .unmap_single = unmap_single,
1397 .map_sg = map_sg,
1398 .unmap_sg = unmap_sg,
Joerg Roedelb39ba6a2008-09-09 18:40:46 +02001399 .dma_supported = amd_iommu_dma_supported,
Joerg Roedel6631ee92008-06-26 21:28:05 +02001400};
1401
Joerg Roedel431b2a22008-07-11 17:14:22 +02001402/*
1403 * The function which clues the AMD IOMMU driver into dma_ops.
1404 */
Joerg Roedel6631ee92008-06-26 21:28:05 +02001405int __init amd_iommu_init_dma_ops(void)
1406{
1407 struct amd_iommu *iommu;
1408 int order = amd_iommu_aperture_order;
1409 int ret;
1410
Joerg Roedel431b2a22008-07-11 17:14:22 +02001411 /*
1412 * first allocate a default protection domain for every IOMMU we
1413 * found in the system. Devices not assigned to any other
1414 * protection domain will be assigned to the default one.
1415 */
Joerg Roedel6631ee92008-06-26 21:28:05 +02001416 list_for_each_entry(iommu, &amd_iommu_list, list) {
1417 iommu->default_dom = dma_ops_domain_alloc(iommu, order);
1418 if (iommu->default_dom == NULL)
1419 return -ENOMEM;
1420 ret = iommu_init_unity_mappings(iommu);
1421 if (ret)
1422 goto free_domains;
1423 }
1424
Joerg Roedel431b2a22008-07-11 17:14:22 +02001425 /*
1426 * If device isolation is enabled, pre-allocate the protection
1427 * domains for each device.
1428 */
Joerg Roedel6631ee92008-06-26 21:28:05 +02001429 if (amd_iommu_isolate)
1430 prealloc_protection_domains();
1431
1432 iommu_detected = 1;
1433 force_iommu = 1;
1434 bad_dma_address = 0;
Ingo Molnar92af4e22008-06-27 10:48:16 +02001435#ifdef CONFIG_GART_IOMMU
Joerg Roedel6631ee92008-06-26 21:28:05 +02001436 gart_iommu_aperture_disabled = 1;
1437 gart_iommu_aperture = 0;
Ingo Molnar92af4e22008-06-27 10:48:16 +02001438#endif
Joerg Roedel6631ee92008-06-26 21:28:05 +02001439
Joerg Roedel431b2a22008-07-11 17:14:22 +02001440 /* Make the driver finally visible to the drivers */
Joerg Roedel6631ee92008-06-26 21:28:05 +02001441 dma_ops = &amd_iommu_dma_ops;
1442
1443 return 0;
1444
1445free_domains:
1446
1447 list_for_each_entry(iommu, &amd_iommu_list, list) {
1448 if (iommu->default_dom)
1449 dma_ops_domain_free(iommu->default_dom);
1450 }
1451
1452 return ret;
1453}